Cellular Structure-Based Fault-Tolerance TSV Configuration in 3D-IC

被引:3
作者
Xu, Qi [1 ]
Sun, Wenhao [1 ]
Chen, Song [1 ]
Kang, Yi [1 ]
Wen, Xiaoqing [2 ]
机构
[1] Univ Sci & Technol China, Sch Microelect, Hefei 230026, Peoples R China
[2] Kyushu Inst Technol, Dept Comp Sci & Networks, Kitakyushu, Fukuoka 8048550, Japan
基金
中国国家自然科学基金; 国家重点研发计划;
关键词
Through-silicon vias; Circuit faults; Fault tolerant systems; Maintenance engineering; Redundancy; Multiplexing; Computer architecture; 3-D integrated circuit (3D-IC); clustered faults; fault-tolerance; through silicon via (TSV) reliability; YIELD; ICS; REPAIR;
D O I
10.1109/TCAD.2021.3084920
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In 3-D integrated circuits (3D-ICs), through silicon via (TSV) is a critical technique in providing vertical connections. However, the yield is one of the key obstacles to adopt the TSV-based 3D-ICs technology in industry. Various fault-tolerance structures using redundant TSVs to repair faulty functional TSVs have been proposed in literature for yield and reliability enhancement. But the TSV repair paths under delay constraint cannot always be generated due to the lack of appropriate repair algorithms. In this article, we propose an effective TSV repair strategy for the cellular TSV redundancy architecture, with taking account of the delay overhead. First, we prove that the cellular structure-based fault-tolerance TSV configuration with the delay constraint (CSFTC) is equivalent to the length-bounded multicommodity flow (LBMCF) problem. Next, an integer linear programming formulation is presented to solve the LBMCF problem. Finally, to speed-up the fault-tolerance structure configuration process, an efficient Lagrangian relaxation-based heuristic method is further proposed. Experimental results demonstrate that, compared with the state-of-the-art fault-tolerance structures, the proposed method can provide high yield and low delay overhead.
引用
收藏
页码:1196 / 1208
页数:13
相关论文
共 30 条
[1]  
Ahuja R. K., 1993, Network Flows: Theory, Algorithms, and Applications
[2]  
[Anonymous], 2014, GUROBI OPTIMIZER REF
[3]   Length-Bounded Cuts and Flows [J].
Baier, Georg ;
Erlebach, Thomas ;
Hall, Alexander ;
Koehler, Ekkehard ;
Kolman, Petr ;
Pangrac, Ondkej ;
Schilling, Heiko ;
Skutella, Martin .
ACM TRANSACTIONS ON ALGORITHMS, 2010, 7 (01)
[4]   Adaptive 3D-IC TSV Fault Tolerance Structure Generation [J].
Chen, Song ;
Xu, Qi ;
Yu, Bei .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2019, 38 (05) :949-960
[5]   A 3-D Rotation-Based Through-Silicon via Redundancy Architecture for Clustering Faults [J].
Cheong, Minho ;
Lee, Ingeol ;
Kang, Sungho .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2020, 39 (09) :1925-1934
[6]  
Chou CW, 2010, 2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), P104, DOI 10.1109/VDAT.2010.5496702
[7]  
Dae Hyun Kim, 2009, Proceedings of the 2009 IEEE/ACM International Conference on Computer-Aided Design (ICCAD 2009), P674
[8]   Strategies for improving the parametric yield and profits of 3D ICs [J].
Ferri, Cesare ;
Reda, Sherief ;
Bahar, R. Iris .
IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007, :220-226
[9]   TSV Redundancy: Architecture and Design Issues in 3-D IC [J].
Hsieh, Ang-Chih ;
Hwang, TingTing .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (04) :711-722
[10]  
Jiang L, 2012, DES AUT TEST EUROPE, P793