Leakage Aware Feasibility Analysis for Temperature-Constrained Hard Real-Time Periodic Tasks

被引:25
作者
Quan, Gang [1 ]
Zhang, Yan [1 ]
机构
[1] Univ S Carolina, Dept Comp Sci & Engn, Columbia, SC 29063 USA
来源
PROCEEDINGS OF THE 21ST EUROMICRO CONFERENCE ON REAL-TIME SYSTEMS | 2009年
关键词
D O I
10.1109/ECRTS.2009.28
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As semiconductor technology continues to evolve, the chip temperature increases rapidly due to the exponentially growing power consumption. In the meantime, the high chip temperature increases the leakage power, which is becoming the dominate part in the overall power consumption for sub-micron IC circuits. A power/thermal-aware computing technique becomes ineffective if this temperature/leakage relation is not properly addressed in the sub-micron domain. In this paper we study the feasibility problem for scheduling a hard real-time periodic task set under the peak temperature constraint, with the interaction between temperature and leakage being taken into consideration. Three analysis techniques are developed to guarantee the schedulability of periodic real-time task sets under the maximal temperature constraint. Our experiments, based on technical parameters front a processor using the 65nm technology, show that the feasibility analysis without considering the interactions between temperature and leakage can be significantly overoptimistic.
引用
收藏
页码:207 / 216
页数:10
相关论文
共 24 条
[1]   Speed scaling to manage energy and temperature [J].
Bansal, Nikhil ;
Kimbrel, Tracy ;
Pruhs, Kirk .
JOURNAL OF THE ACM, 2007, 54 (01)
[2]  
Borkar Shekhar., 2007, Proceedings of the 44th annual Design Automation Conference (DAC '07), P746, DOI DOI 10.1109/DAC.2007.375263
[3]  
Chantem Thidapat, 2008, Design, Automation & Test in Europe. DATE'08, P246
[4]  
Chen J., 2007, RTAS, P236
[5]   System level leakage reduction considering the interdependence of temperature and leakage [J].
He, L ;
Liao, WP ;
Stan, MR .
41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, :12-17
[6]   Temperature and supply voltage aware performance and power modeling at microarchitecture level [J].
Liao, WP ;
He, L ;
Lepak, KM .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (07) :1042-1053
[7]  
Liu YP, 2007, DES AUT TEST EUROPE, P1526
[8]  
Liu YP, 2007, ISQED 2007: PROCEEDINGS OF THE EIGHTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, P204
[9]  
MURALI S, 2007, CODES ISSS, P111
[10]  
Nahin P.J., 1998, The Story of 1