Nano Ni/Cu-TSVs with an Improved Reliability for 3D-IC Integration Application

被引:9
|
作者
Murugesan, M. [1 ]
Mori, K. [1 ]
Kojima, T. [2 ]
Hashimoto, H. [1 ]
Bea, J. C. [1 ]
Fukushima, T. [1 ]
Koyanagi, M. [1 ]
机构
[1] Tohoku Univ, Global INTegrat Initiat GINTI, New Ind Creat Hatchery Ctr NICHe, Sendai, Miyagi, Japan
[2] Tohoku Univ, Sch Engn, Sendai, Miyagi, Japan
关键词
D O I
10.1109/asmc49169.2020.9185397
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Two of the major reliability issues in three-dimensional (3D)-LSIs namely the back-metal contamination (i.e. diffusion of Cu into active Si during the BEOL processes), and the thermo-mechanical stress associated with through-Si-via (TSV) were meticulously studied for Ni/Cu nano-TSVs for their application in 3D-IC integration. A very good barrier ability against Cu-diffusion for Ni seed layer was confirmed from the stable C-dd and the absence of metal impurities in the underneath dielectric layer and beyond by respectively the capacitance-voltage analysis and the secondary ion mass spectroscopy, even after annealing at 300 degrees C. Further, a cluster of 36 Ni/Cu nano-TSVs having the width value of similar to 500 nm spreading over similar to 70 mu m(2) area did not induce any additional thermo-mechanical stress in the vicinal Si after annealing at 300 degrees C, whereas the conventional 5 mu m-width Cu-TSVs over a similar area have induced >300 MPa of compressive stress after annealing.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] Investigation on Microstructure and Resistivity in Cu-TSVs for 3D Packaging
    Satoh, Akira
    Kadota, Hiroyuki
    Inami, Takashi
    Itou, Masahiko
    Onuki, Jin
    2016 International Conference on Electronics Packaging (ICEP), 2016, : 270 - 273
  • [2] 3D-IC Technology and Reliability Challenges
    Tanaka, Tetsu
    2017 17TH INTERNATIONAL WORKSHOP ON JUNCTION TECHNOLOGY (IWJT), 2017, : 51 - 53
  • [3] Annealing temperature effect on the Cu-Cu bonding energy for 3D-IC integration
    Eun-Jung Jang
    Jae-Won Kim
    Bioh Kim
    Thorsten Matthias
    Young-Bae Park
    Metals and Materials International, 2011, 17 : 105 - 109
  • [4] Annealing Temperature Effect on the Cu-Cu Bonding Energy for 3D-IC Integration
    Jang, Eun-Jung
    Kim, Jae-Won
    Kim, Bioh
    Matthias, Thorsten
    Park, Young-Bae
    METALS AND MATERIALS INTERNATIONAL, 2011, 17 (01) : 105 - 109
  • [5] Scan chain swapping using TSVs for test power reduction in 3D-IC
    Lee, Ingeol
    Park, Jaeseok
    Kang, Sungho
    2013 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2013, : 170 - 171
  • [6] 3D-IC Test Architecture for TSVs with Different Impact Ranges of Crosstalk Faults
    Hsu, Wen-Hsuan
    Kochte, Michael A.
    Lee, Kuen-Jong
    2016 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2016,
  • [7] DESIGN AND RELIABILITY ASSESSMENT OF NOVEL 3D-IC PACKAGING
    Su, Y. -F.
    Chiang, K. -N.
    Liang, Steven Y.
    JOURNAL OF MECHANICS, 2017, 33 (02) : 193 - 203
  • [8] R&D of 3D-IC Technology for System Integration
    Kikuchi K.
    Journal of Japan Institute of Electronics Packaging, 2023, 26 (04) : 326 - 332
  • [9] Detecting Resistive-Open Defects of TSVs in Power Distribution Network of 3D-IC
    Hachiya, Koutaro
    Kurokawa, Atshushi
    24TH IEEE WORKSHOP ON SIGNAL AND POWER INTEGRITY (SPI 2020), 2020,
  • [10] Effects of Slurry in Cu Chemical Mechanical Polishing (CMP) of TSVs for 3-D IC Integration
    Chen, Jui-Chin
    Lau, John H.
    Tzeng, Pei-Jer
    Chen, Shang-Chun
    Wu, Chien-Ying
    Chen, Chien Chou
    Hsin, Yu Chen
    Hsu, Yi-Feng
    Shen, Shang Hung
    Liao, Sue-Chen
    Ho, Chi-Hon
    Lin, Cha-Hsin
    Ku, Tzu-Kun
    Kao, Ming-Jer
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2012, 2 (06): : 956 - 963