Data driven VLSI computation for low power DCT-based video coding

被引:24
作者
Fanucci, L [1 ]
Saponara, S [1 ]
机构
[1] CNR, CSMDR, I-56122 Pisa, Italy
来源
ICES 2002: 9TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-111, CONFERENCE PROCEEDINGS | 2002年
关键词
D O I
10.1109/ICECS.2002.1046221
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The paper presents a VLSI architecture for the low-power and low-complexity implementation of 2D discrete cosine transform and its inverse (DCT/IDCT) in video coding applications. A circuit based on the Chen algorithm and the distributed arithmetic approach is described. Since DCT/IDCT coefficients are typically quite small we use a data driven clock gating strategy to turn off some portions of the circuit when operating on input data equal to zero or whose most significant bits are just sign extensions. For typical H.263/MPEG video coding applications this approach provides 26% and 36% power reduction in the DCT and IDCT modes, respectively.
引用
收藏
页码:541 / 544
页数:4
相关论文
共 7 条
  • [1] A VLSI IMPLEMENTATION OF THE INVERSE DISCRETE COSINE TRANSFORM
    BHATTACHARYA, AK
    HAIDER, SS
    [J]. INTERNATIONAL JOURNAL OF PATTERN RECOGNITION AND ARTIFICIAL INTELLIGENCE, 1995, 9 (02) : 303 - 314
  • [2] CHEN WH, 1977, IEEE T COMMUN, V25, P1004, DOI 10.1109/TCOM.1977.1093941
  • [3] A 0.9-V, 150-MHz, 10-mW, 4 mm(2), 2-D discrete cosine transform core processor with variable threshold-voltage (VT) scheme
    Kuroda, T
    Fujita, T
    Mita, S
    Nagamatsu, T
    Yoshioka, S
    Suzuki, K
    Sano, F
    Norishima, M
    Murota, M
    Kako, M
    Kinugawa, M
    Kakumu, M
    Sakurai, T
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (11) : 1770 - 1779
  • [4] VLSI ARCHITECTURES FOR VIDEO COMPRESSION - A SURVEY
    PIRSCH, P
    DEMASSIEUX, N
    GEHRKE, W
    [J]. PROCEEDINGS OF THE IEEE, 1995, 83 (02) : 220 - 246
  • [5] A 100-MHZ 2-D DISCRETE COSINE TRANSFORM CORE PROCESSOR
    URAMOTO, S
    INOUE, Y
    TAKABATAKE, A
    TAKEDA, J
    YAMASHITA, Y
    TERANE, H
    YOSHIMOTO, M
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (04) : 492 - 499
  • [6] A low-power IDCT macrocell for MPEG-2 MP@ML exploiting data distribution properties for minimal activity
    Xanthopoulos, T
    Chandrakasan, AP
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (05) : 693 - 703
  • [7] A low-power DCT core using adaptive bitwidth and arithmetic activity exploiting signal correlations and quantization
    Xanthopoulos, T
    Chandrakasan, AP
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (05) : 740 - 750