ICES 2002: 9TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-111, CONFERENCE PROCEEDINGS
|
2002年
关键词:
D O I:
10.1109/ICECS.2002.1046221
中图分类号:
TP [自动化技术、计算机技术];
学科分类号:
0812 ;
摘要:
The paper presents a VLSI architecture for the low-power and low-complexity implementation of 2D discrete cosine transform and its inverse (DCT/IDCT) in video coding applications. A circuit based on the Chen algorithm and the distributed arithmetic approach is described. Since DCT/IDCT coefficients are typically quite small we use a data driven clock gating strategy to turn off some portions of the circuit when operating on input data equal to zero or whose most significant bits are just sign extensions. For typical H.263/MPEG video coding applications this approach provides 26% and 36% power reduction in the DCT and IDCT modes, respectively.