SnSe/MoS2 van der Waals Heterostructure Junction Field-Effect Transistors with Nearly Ideal Subthreshold Slope

被引:70
作者
Guo, Jian [1 ]
Wang, Laiyuan [1 ]
Yu, Yiwei [1 ]
Wang, Peiqi [1 ]
Huang, Yu [2 ]
Duan, Xiangfeng [1 ]
机构
[1] Univ Calif Los Angeles, Dept Chem & Biochem, Los Angeles, CA 90095 USA
[2] Univ Calif Los Angeles, Dept Mat Sci & Engn, Los Angeles, CA 90095 USA
基金
美国国家科学基金会;
关键词
2D semiconductors; junction field-effect transistor; subthreshold swing; van der Waals heterostructures; DEVICES; MODEL;
D O I
10.1002/adma.201902962
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
The minimization of the subthreshold swing (SS) in transistors is essential for low-voltage operation and lower power consumption, both critical for mobile devices and internet of things (IoT) devices. The conventional metal-oxide-semiconductor field-effect transistor requires sophisticated dielectric engineering to achieve nearly ideal SS (60 mV dec(-1) at room temperature). However, another type of transistor, the junction field-effect transistor (JFET) is free of dielectric layer and can reach the theoretical SS limit without complicated dielectric engineering. The construction of a 2D SnSe/MoS2 van der Waals (vdW) heterostructure-based JFET with nearly ideal SS is reported. It is shown that the SnSe/MoS2 vdW heterostructure exhibits excellent p-n diode rectifying characteristics with low saturate current. Using the SnSe as the gate and MoS2 as the channel, the SnSe/MoS2 vdW heterostructure exhibit well-behavioured n-channel JFET characteristics with a small pinch-off voltage V-P of -0.25 V, nearly ideal subthreshold swing SS of 60.3 mV dec(-1) and high ON/OFF ratio over 10(6), demonstrating excellent electronic performance especially in the subthreshold regime.
引用
收藏
页数:8
相关论文
共 37 条
[1]  
AHN JH, 2017, SCI REP UK, V7
[2]  
Ashworth C., 2018, NAT REV MAT, V3
[3]   Dual-gate MoS2 transistors with sub-10nm top-gate high-k dielectrics [J].
Bolshakov, Pavel ;
Khosravi, Ava ;
Zhao, Peng ;
Hurley, Paul K. ;
Hinkle, Christopher L. ;
Wallace, Robert M. ;
Young, Chadwin D. .
APPLIED PHYSICS LETTERS, 2018, 112 (25)
[4]  
Carter R, 2016, INT EL DEVICES MEET
[5]   Analytical Model of Short-Channel Double-Gate JFETs [J].
Chang, Jiwon ;
Kapoor, Ashok K. ;
Register, Leonard F. ;
Banerjee, Sanjay K. .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (08) :1846-1855
[6]   Two-Dimensional Metal Nanomaterials: Synthesis, Properties, and Applications [J].
Chen, Ye ;
Fan, Zhanxi ;
Zhang, Zhicheng ;
Niu, Wenxin ;
Li, Cuiling ;
Yang, Nailiang ;
Chen, Bo ;
Zhang, Hua .
CHEMICAL REVIEWS, 2018, 118 (13) :6409-6455
[7]   Low-Voltage Steep Turn-On pMOSFET Using Ferroelectric High-κ Gate Dielectric [J].
Cheng, Chun Hu ;
Chin, Albert .
IEEE ELECTRON DEVICE LETTERS, 2014, 35 (02) :274-276
[8]  
Chhowalla M, 2016, NAT REV MATER, V1, DOI [10.1038/natrevmats2016.52, 10.1038/natrevmats.2016.52]
[9]   Screening and interlayer coupling in multilayer MoS2 [J].
Das, Saptarshi ;
Appenzeller, Joerg .
PHYSICA STATUS SOLIDI-RAPID RESEARCH LETTERS, 2013, 7 (04) :268-273
[10]   Reduction of hysteresis in MoS2 transistors using pulsed voltage measurements [J].
Datye, Isha M. ;
Gabourie, Alexander J. ;
English, Chris D. ;
Smithe, Kirby K. H. ;
McClellan, Connor J. ;
Wang, Ning C. ;
Pop, Eric .
2D MATERIALS, 2019, 6 (01)