A 0.4-4-Gb/s CMOS quad transceiver cell using on-chip regulated dual-loop PLLs

被引:58
|
作者
Chang, KYK [1 ]
Wei, J [1 ]
Huang, C [1 ]
Li, S [1 ]
Donnelly, K [1 ]
Horowitz, M [1 ]
Li, YX [1 ]
Sidiropoulos, S [1 ]
机构
[1] Rambus Inc, Los Altos, CA 94022 USA
关键词
deserializer; dual loop; linear regulator; phase interpolator; phase-locked loop (PLL); SerDes; serial link; serializer; transceiver;
D O I
10.1109/JSSC.2003.810045
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes the design and implementation of a quad high-speed transceiver cell fabricated in 0.13-mum CMOS technology. The clocking circuit of the cell employs a dual-loop architecture with a high-bandwidth core phase-locked loop (PLL) and low-bandwidth digitally controlled interpolators. To achieve low jitter while maintaining low power,consumption, the dual-loop PLI. uses two on-chip linear regulators of different bandwidths, one for the core and the other for the interpolator loop. The prototype chip operates from 400 Mb/s to 4 Gb/s with a bit error rate of < 10(-14). The quad cell consumes 390 mW at 2.5 Gb/s (95 mW/link) under typical operating conditions with a 400-mV output swing driving double terminated links.
引用
收藏
页码:747 / 754
页数:8
相关论文
共 25 条
  • [1] A 0.4-4Gb/s CMOS quad transceiver cell using on-chip regulated dual-loop PLLs
    Chang, KYK
    Wei, J
    Li, S
    Li, YX
    Donnelly, K
    Huang, C
    Sidiropoulos, S
    2002 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2002, : 88 - 91
  • [2] A 2.5-Gb/s On-Chip Interconnect Transceiver With Crosstalk and ISI Equalizer in 130 nm CMOS
    Lee, Jaewon
    Lee, Woojae
    Cho, SeongHwan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (01) : 124 - 136
  • [3] A 2.5Gbps quad CMOS transceiver cell using regulated supply low jitter PLL
    Khawshe, Vijay
    Kumar, Pravin
    Rangnekar, Renu
    Vyas, Kapil
    Prabu, Kashi
    Mahabaleshwara
    Jain, Manish
    Mishra, Navin
    Abhyankar, Abhijit
    20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 141 - +
  • [4] A 60-GHz CMOS Transceiver With On-Chip Antenna and Periodic Near Field Directors for Multi-Gb/s Contactless Connector
    Kim, Yanghyo
    Tam, Sai-Wang
    Itoh, Tatsuo
    Chang, Mau-Chung Frank
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2017, 27 (04) : 404 - 406
  • [5] A 32 Gb/s Backplane Transceiver With On-Chip AC-Coupling and Low Latency CDR in 32 nm SOI CMOS Technology
    Gangasani, Gautam R.
    Hsu, Chun-Ming
    Bulzacchelli, John F.
    Beukema, Troy
    Kelly, William
    Xu, Hui H.
    Freitas, David
    Prati, Andrea
    Gardellini, Daniele
    Reutemann, Robert
    Cervelli, Giovanni
    Hertle, Juergen
    Baecher, Matthew
    Garlett, Jon
    Francese, Pier-Andrea
    Ewen, John F.
    Hanson, David
    Storaska, Daniel W.
    Meghelli, Mounir
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (11) : 2474 - 2489
  • [6] A 0.6pJ/b 3Gb/s/ch transceiver in 0.18 μm CMOS for 10mm on-chip interconnects
    Bae, Joonsung
    Kim, Joo-Young
    Yoo, Hoi-Jun
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 2861 - 2864
  • [7] A 8-Gb/s 0.256-pJ/b Transceiver for 5-mm On-Chip Interconnects in 130-nm CMOS
    Jia, Xiangdong
    Cowan, Glenn E. R.
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 762 - 765
  • [8] An Energy Efficient 1 Gb/s On-Chip Opto-electronic Transceiver Link using Monolithically-Integrated CMOS plus III-V LEDs
    Balachandran, Arya
    Peh, Li-Shiuan
    Boon, Chirn Chye
    2017 OPTO-ELECTRONICS AND COMMUNICATIONS CONFERENCE (OECC) AND PHOTONICS GLOBAL CONFERENCE (PGC), 2017,
  • [9] A 0.6 mu m CMOS 4Gb/s transceiver with data recovery using oversampling
    Yang, CKK
    FarjadRad, R
    Horowitz, M
    1997 SYMPOSIUM ON VLSI CIRCUITS: DIGEST OF TECHNICAL PAPERS, 1997, : 71 - 72
  • [10] A 32-Gb/s Backplane Transceiver with On-chip AC-coupling and Low Latency CDR in 32-nm SOI CMOS Technology
    Gangasani, Gautam R.
    Bulzacchelli, John F.
    Beukema, Troy
    Hsu, Chun-Ming
    Kelly, William
    Xu, Hui H.
    Freitas, David
    Prati, Andrea
    Gardellini, Daniele
    Cervelli, Giovanni
    Hertle, Juergen
    Baecher, Matthew
    Garlett, Jon
    Reutemann, Robert
    Hanson, David
    Storaska, Daniel W.
    Meghelli, Mounir
    PROCEEDINGS OF THE 2013 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2013, : 213 - 216