A 2.5Gbps serial-link data transceiver in a 0.35 μm digital CMOS technology

被引:0
|
作者
Chen, WZ [1 ]
Weng, MC [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu, Taiwan
关键词
D O I
10.1109/APASIC.2004.1349458
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the design of a single chip serial link data transceiver. Incorporating with 8 to 1 multiplexer and 1 to 8 demultiplexer, the transceiving data rate ranges from 640 Mbps to 2.56 Gbps. In the transmitter side, a novel precharged type multiplexer is proposed to minimize deterministic jitter. In the receiver side, an over-sampling data recovery loop utilizing mixed-signal phase picking scheme is adopted for data resynchronization and demultiplexing. A novel phase interpolator with resistive averaging technique is proposed to generate uniformly distributed sampling phases over wide frequency range, so as to improve bit error rate performance. For data packet size less than 1000 bytes, the tolerated frequency offset between transmitter and receiver is about 1.3% by a built in elastic buffer. The measured data jitter at the transmitter side after multiplexing is 5.8 ps (rms), and is 43.3 ps (rms) at the receiver side after demultiplexing. The measured bit error rate for 2.5 Gbps data receiving is about 10(-10). Fabricated in a 0.35mum digital CMOS process, this chip occupies 2.9 mm x 2.4 mm. The total power consumption is 280 mW under 2V supply.
引用
收藏
页码:232 / 235
页数:4
相关论文
共 50 条
  • [41] Data Link Layer Processor for 100 Gbps Terahertz Wireless Communications in 28 nm CMOS Technology
    Lopacinski, Lukasz
    Marinkovic, Miroslav
    Panic, Goran
    Eissa, Mohamed Hussein
    Hasani, Alireza
    Krishnegowda, Karthik
    Kraemer, Rolf
    IEEE ACCESS, 2019, 7 : 44489 - 44502
  • [42] A sub-1V CMOS 2.5Gb/s serial link transceiver using 2X oversampling
    Hung, Chih-Chien
    Chiang, Ming-Cheng
    Lee, An-Ming
    Lee, Sheng-Chou
    2005 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2005, : 37 - 40
  • [43] Design and characterization of compact digital RF MEMS capacitors and phase shifters in CMOS 0.35 μm technology
    Aziz, Ahmed K. S. Abdel
    Bakri-Kassem, Maher
    Mansour, Raafat R.
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2020, 30 (04)
  • [44] Design and realization of a 2.4 Gbps -: 3.2 Gbps clock and data recovery circuit using deep-submicron digital CMOS technology
    Gürsoy, ZO
    Leblebici, Y
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 99 - 102
  • [45] A 10-Gb/s CMOS serial-link receiver using eye-opening monitoring for adaptive equalization and for clock and data recovery
    Suttorp, Thomas
    Langmann, Ulrich
    PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 277 - 280
  • [46] A high-performance sigma-delta ADC for ADSL applications in 0.35μm CMOS digital technology
    del Río, R
    de la Rosa, JM
    Medeiro, F
    Pérez-Verdú, B
    Rodríquez-Vázquez, A
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 501 - 504
  • [47] Study of full parallel RS(31,27) encoder for a 3.2 Gbps serial transmitter in 0.18 μm CMOS technology
    Zhang, G.
    Sun, Q.
    Liu, T.
    Gong, D.
    You, B.
    Xiao, L.
    Sun, X.
    Ye, J.
    Yang, D.
    Feng, Y.
    Wang, J.
    JOURNAL OF INSTRUMENTATION, 2019, 14
  • [48] A 1-Volt, 2.5-mW, 2.4-GHz Frequency Synthesizer in 0.35-μm CMOS Technology
    Tan, Jun
    Lian, Yong
    2009 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIMEASIA 2009), 2009, : 13 - 16
  • [49] A 0.18-μm CMOS 10-Gb/s Dual-Mode 10-PAM Serial Link Transceiver
    Song, Bongsub
    Kim, Kyunghoon
    Lee, Junan
    Burm, Jinwook
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (02) : 457 - 468
  • [50] A 1.25-12.5Gb/s 5.28mW/Gb/s Multi-Standard Serial-Link Transceiver With 32dB of Equalization in 40nm CMOS
    Yuan, Shuai
    Wang, Zigiang
    He, Yajun
    Lv, Fangxu
    Zhang, Chun
    Wang, Zhihua
    Jiang, Hanjun
    2017 INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2017,