A 2.5Gbps serial-link data transceiver in a 0.35 μm digital CMOS technology

被引:0
|
作者
Chen, WZ [1 ]
Weng, MC [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu, Taiwan
关键词
D O I
10.1109/APASIC.2004.1349458
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the design of a single chip serial link data transceiver. Incorporating with 8 to 1 multiplexer and 1 to 8 demultiplexer, the transceiving data rate ranges from 640 Mbps to 2.56 Gbps. In the transmitter side, a novel precharged type multiplexer is proposed to minimize deterministic jitter. In the receiver side, an over-sampling data recovery loop utilizing mixed-signal phase picking scheme is adopted for data resynchronization and demultiplexing. A novel phase interpolator with resistive averaging technique is proposed to generate uniformly distributed sampling phases over wide frequency range, so as to improve bit error rate performance. For data packet size less than 1000 bytes, the tolerated frequency offset between transmitter and receiver is about 1.3% by a built in elastic buffer. The measured data jitter at the transmitter side after multiplexing is 5.8 ps (rms), and is 43.3 ps (rms) at the receiver side after demultiplexing. The measured bit error rate for 2.5 Gbps data receiving is about 10(-10). Fabricated in a 0.35mum digital CMOS process, this chip occupies 2.9 mm x 2.4 mm. The total power consumption is 280 mW under 2V supply.
引用
收藏
页码:232 / 235
页数:4
相关论文
共 50 条
  • [21] 2.5-Gb/s 0.35-μm CMOS ICs for optic-fiber transceiver
    Wang, ZG
    Chen, XH
    Tao, R
    Huang, T
    Feng, J
    Xie, TT
    Chen, HT
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 689 - 692
  • [22] An all digital CMOS serial link transceiver with 3x over-sampling based data recovery
    Wang, Zhijun
    Liang, Liping
    6TH INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2006, : 15 - +
  • [23] Equalization and clock and data recovery techniques for 10-gb/s CMOS serial-link receivers
    Gondi, Srikanth
    Razavi, Behzad
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (09) : 1999 - 2011
  • [24] A 0.5-μm CMOS 4.0-Gbit/s serial link transceiver with data recovery using oversampling
    Yang, CKK
    Farjad-Rad, R
    Horowitz, MA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (05) : 713 - 722
  • [25] A 2.5 Gbps, 10-Lane, Low-Power, LVDS Transceiver in 28 nm CMOS Technology
    Bai, Xu
    Zhao, Jianzhong
    Zuo, Shi
    Zhou, Yumei
    ELECTRONICS, 2019, 8 (03)
  • [26] A four-channel 3.125-Gb/s/ch CMOS serial-link transceiver with a mixed-mode adaptive equalizer
    Kim, J
    Yang, J
    Byun, S
    Jun, H
    Park, J
    Conroy, CSG
    Kim, B
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (02) : 462 - 471
  • [27] Development of a low cost 2.5-Gbps SFP optical transceiver using 0.8μm CMOS ICs
    Chai, Yi Yoon
    Zhang, Jing
    Pamidighantma, V. Ramana
    Yap, Guan Jie
    Hon-Shing, John Lau
    PHOTONICS PACKAGING, INTEGRATION, AND INTERCONNECTS VIII, 2008, 6899
  • [28] Clock and data recovery for 1.25Gb/s ethernet transceiver in 0.35μm CMOS
    Iravani, Kamran
    Saleh, Farid
    Lee, Donald
    Fung, Patrick
    Ta, Paul
    Miller, Gary
    Proceedings of the Custom Integrated Circuits Conference, 1999, : 261 - 264
  • [29] Clock and Data recovery for 1.25Gb/s ethernet transceiver in 0.35μm CMOS
    Iravani, K
    Saleh, F
    Lee, D
    Fung, P
    Ta, P
    Miller, G
    PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, : 261 - 264
  • [30] 60m/2.5Gbps Underwater Optical Wireless Communication with NRZ-OOK Modulation and Digital Nonlinear Equalization
    Lu, Chunhui
    Wang, Jiemei
    Li, Shangbin
    Xu, Zhengyuan
    2019 CONFERENCE ON LASERS AND ELECTRO-OPTICS (CLEO), 2019,