A 2.5Gbps serial-link data transceiver in a 0.35 μm digital CMOS technology

被引:0
|
作者
Chen, WZ [1 ]
Weng, MC [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu, Taiwan
关键词
D O I
10.1109/APASIC.2004.1349458
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the design of a single chip serial link data transceiver. Incorporating with 8 to 1 multiplexer and 1 to 8 demultiplexer, the transceiving data rate ranges from 640 Mbps to 2.56 Gbps. In the transmitter side, a novel precharged type multiplexer is proposed to minimize deterministic jitter. In the receiver side, an over-sampling data recovery loop utilizing mixed-signal phase picking scheme is adopted for data resynchronization and demultiplexing. A novel phase interpolator with resistive averaging technique is proposed to generate uniformly distributed sampling phases over wide frequency range, so as to improve bit error rate performance. For data packet size less than 1000 bytes, the tolerated frequency offset between transmitter and receiver is about 1.3% by a built in elastic buffer. The measured data jitter at the transmitter side after multiplexing is 5.8 ps (rms), and is 43.3 ps (rms) at the receiver side after demultiplexing. The measured bit error rate for 2.5 Gbps data receiving is about 10(-10). Fabricated in a 0.35mum digital CMOS process, this chip occupies 2.9 mm x 2.4 mm. The total power consumption is 280 mW under 2V supply.
引用
收藏
页码:232 / 235
页数:4
相关论文
共 50 条
  • [1] A 2.5 Gbps-3.125 Gbps multi-core serial-link transceiver in 0.13 μm CMOS
    Geurts, T
    Rens, W
    Crols, J
    Kashiwakura, S
    Segawa, Y
    ESSCIRC 2004: PROCEEDINGS OF THE 30TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2004, : 487 - 490
  • [2] A 2.5Gbps CMOS data serializer
    Wong, MT
    Chen, WZ
    2002 IEEE ASIA-PACIFIC CONFERENCE ON ASIC PROCEEDINGS, 2002, : 73 - 76
  • [3] A clock and data recovery circuit for 2.5Gbps gigabit Ethernet transceiver
    Li, SG
    Ren, JY
    Yang, LX
    Ye, F
    Zhang, YMN
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 330 - 332
  • [4] A 1.5 Gbps Transceiver Chipset in 0.13-μm CMOS for Serial Digital Interface
    Lee, Kyungmin
    Kim, Seung-Hoon
    Park, Sung Min
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2017, 17 (04) : 552 - 560
  • [5] A 2.5Gbps quad CMOS transceiver cell using regulated supply low jitter PLL
    Khawshe, Vijay
    Kumar, Pravin
    Rangnekar, Renu
    Vyas, Kapil
    Prabu, Kashi
    Mahabaleshwara
    Jain, Manish
    Mishra, Navin
    Abhyankar, Abhijit
    20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 141 - +
  • [6] A 2.5-GHz Built-in Jitter Measurement System in a Serial-Link Transceiver
    Jiang, Shu-Yu
    Cheng, Kuo-Hsing
    Jian, Pei-Yi
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (12) : 1698 - 1708
  • [7] A 6.25Gbps Adaptive Decision Feedback Equalizer for Serial Data Link in 0.18μm CMOS Technology
    Yan, Wen
    Hu, Qingsheng
    2012 INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND MOBILE COMPUTING (WICOM), 2012,
  • [8] A serial-link transceiver based on 8-GSamples/s A/D and D/A converters in 0.25-μm CMOS
    Yang, CKK
    Stojanovic, V
    Modjtahedi, S
    Horowitz, MA
    Ellersick, WF
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (11) : 1684 - 1692
  • [9] Equalizer implementation for 10 gbps serial data link in 90 nm CMOS technology
    El-Fattah, Ahmed Adel Abd
    Arafa, Ahmed Mohamed
    El-Hay, Dina Redaa Abd
    Mohamed, Fadya Atef Naguib
    Ahmed, Marwa Mostafa
    El-Aziz, Mohamed Omar Abd
    2007 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2007, : 9 - +
  • [10] Design and anaylsis of a 2.5-Gbps optical receiver analog front-end in a 0.35-μm digital CMOS technology
    Chen, Wei-Zen
    Lu, Chao-Hsin
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2006, 53 (05) : 977 - 983