High Speed, Low Power 8T Full Adder Cell with 45% Improvement in Threshold Loss Problem

被引:0
|
作者
Sharma, Tripti [1 ]
Singh, B. P. [1 ]
Sharma, K. G. [1 ]
Arora, Neha [1 ]
机构
[1] MITS Deemed Univ, Elect & Commun Dept, Lakshmangarh, Rajasthan, India
来源
RECENT ADVANCES IN NETWORKING, VLSI AND SIGNAL PROCESSING | 2010年
关键词
Full adder; high speed; low power; PDP; XOR gate; VLSI; XOR;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Full adder is an essential component for designing all types of processors viz. digital signal processors (DSP), microprocessors etc. Demands for the low power VLSI have been pushing the development of design methodologies aggressively to reduce the power consumption drastically. In most of the digital systems adder lies in the critical path that affects the overall speed of the system. So enhancing the performance of the 1-bit full adder cell is the main design aspect. The present study proposes a low power full adder cell with least MOS transistor count that reduces the serious problem of threshold loss. It considerably increases the speed. Result shows 45% improvement in threshold loss problem and considerable reduction in power consumption over the other types of adders with comparable performance. The simulation has been carried out on Tanner EDA tool on BSIM3v3 90nm and 130nm technologies.
引用
收藏
页码:272 / +
页数:3
相关论文
共 50 条
  • [31] Low Power CMOS Full Adder Cells based on Alternative Logic for High-Speed Arithmetic Applications
    Subramanian, Sriram Sundar
    Gandhi, Mahendran
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2024, 54 (03):
  • [32] A Novel High-Speed and Low-PDP Approximate Full Adder Cell for Image Blending
    Shahrokhi, Seyed Hossein
    Hosseinzadeh, Mehdi
    Reshadi, Midia
    Gorgin, Saeid
    MATHEMATICS, 2023, 11 (12)
  • [33] High-Efficient, Ultra-Low-Power and High-Speed 4:2 Compressor with a New Full Adder Cell for Bioelectronics Applications
    Ayoub Sadeghi
    Nabiollah Shiri
    Mahmood Rafiee
    Circuits, Systems, and Signal Processing, 2020, 39 : 6247 - 6275
  • [34] A Novel and Voltage Resilient Design of Ultra-High-Speed Low Power Keeper Based Full Adder
    Sharma, Uma
    Jhamb, Mansi
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2024, 43 (12) : 7951 - 7971
  • [35] High-Efficient, Ultra-Low-Power and High-Speed 4:2 Compressor with a New Full Adder Cell for Bioelectronics Applications
    Sadeghi, Ayoub
    Shiri, Nabiollah
    Rafiee, Mahmood
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2020, 39 (12) : 6247 - 6275
  • [36] Energy Efficient Low Power High Speed Full adder design using Hybrid Logic
    Theja, M. Nikhil
    Balakumaran, T.
    PROCEEDINGS OF IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2016), 2016,
  • [37] A Low-Power and High-Stability 8T SRAM Cell with Diode-Connected Transistors
    Elangovan, M.
    Muthukrishnan, M.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (08)
  • [38] Two novel low-power and high-speed dynamic carbon nanotube full-adder cells
    Mehdi Bagherizadeh
    Mohammad Eshghi
    Nanoscale Research Letters, 6
  • [39] Two novel low-power and high-speed dynamic carbon nanotube full-adder cells
    Bagherizadeh, Mehdi
    Eshghi, Mohammad
    NANOSCALE RESEARCH LETTERS, 2011, 6 : 1 - 7
  • [40] Investigating the 20T Hybrid Full Adder Design for Low Power and High-Performance Computing
    Goel, Satvik
    Kumar, Saurabh
    Tripathi, Ritam
    Bajpai, Shivansh
    Soni, Rahul
    Chauhan, R. K.
    IETE JOURNAL OF RESEARCH, 2024, 70 (12) : 8684 - 8691