High Speed, Low Power 8T Full Adder Cell with 45% Improvement in Threshold Loss Problem

被引:0
|
作者
Sharma, Tripti [1 ]
Singh, B. P. [1 ]
Sharma, K. G. [1 ]
Arora, Neha [1 ]
机构
[1] MITS Deemed Univ, Elect & Commun Dept, Lakshmangarh, Rajasthan, India
来源
RECENT ADVANCES IN NETWORKING, VLSI AND SIGNAL PROCESSING | 2010年
关键词
Full adder; high speed; low power; PDP; XOR gate; VLSI; XOR;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Full adder is an essential component for designing all types of processors viz. digital signal processors (DSP), microprocessors etc. Demands for the low power VLSI have been pushing the development of design methodologies aggressively to reduce the power consumption drastically. In most of the digital systems adder lies in the critical path that affects the overall speed of the system. So enhancing the performance of the 1-bit full adder cell is the main design aspect. The present study proposes a low power full adder cell with least MOS transistor count that reduces the serious problem of threshold loss. It considerably increases the speed. Result shows 45% improvement in threshold loss problem and considerable reduction in power consumption over the other types of adders with comparable performance. The simulation has been carried out on Tanner EDA tool on BSIM3v3 90nm and 130nm technologies.
引用
收藏
页码:272 / +
页数:3
相关论文
共 50 条
  • [1] A Novel Low Power, High Speed 14 Transistor CMOS Full Adder Cell with 50% Improvement in Threshold Loss Problem
    Vigneswaran, T.
    Mukundhan, B.
    Reddy, P. Subbarami
    PROCEEDINGS OF WORLD ACADEMY OF SCIENCE, ENGINEERING AND TECHNOLOGY, VOL 13, 2006, 13 : 81 - 85
  • [2] Low Power Full Adder Using 8T Structure
    Bazzazi, Amin
    Mahini, Alireza
    Jelini, Jelveh
    INTERNATIONAL MULTICONFERENCE OF ENGINEERS AND COMPUTER SCIENTIST, IMECS 2012, VOL II, 2012, : 1190 - 1194
  • [3] A 14-transistor low power high-speed full adder cell
    Khatibzadeh, AA
    Raahemifar, K
    CCECE 2003: CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-3, PROCEEDINGS: TOWARD A CARING AND HUMANE TECHNOLOGY, 2003, : 163 - 166
  • [4] A Novel Ultra-Low Power and PDP 8T Full Adder Design Using Bias Voltage
    Nafeez, Virani
    Nikitha, M., V
    Sunil, M. P.
    2017 2ND INTERNATIONAL CONFERENCE FOR CONVERGENCE IN TECHNOLOGY (I2CT), 2017, : 1069 - 1073
  • [5] Design of Low Power High Speed Full Adder Cell with XOR/XNOR Logic Gates
    Alluri, Sudhakar
    Dasharatha, M.
    Naik, B. Rajendra
    Reddy, N. S. S.
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 565 - 570
  • [6] A SURVEY OF LOW POWER HIGH SPEED ONE BIT FULL ADDER
    Chore, N. M.
    Mandavgane, R. N.
    RECENT ADVANCES IN NETWORKING, VLSI AND SIGNAL PROCESSING, 2010, : 302 - +
  • [7] High Stable and Low Power 8T CNTFET SRAM Cell
    Elangovan, M.
    Gunavathi, K.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (05)
  • [8] A Low-Power High-Speed 16T 1-Bit Hybrid Full Adder
    Agrawal, Priya
    Raghuvanshi, D. K.
    Gupta, M. K.
    2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE), 2017, : 348 - 352
  • [9] Performance analysis of a low power high speed full adder
    Bajpai, Paro
    Mittal, Priyanka
    Rana, Amita
    Aneja, Bhupesh
    2017 2ND INTERNATIONAL CONFERENCE ON TELECOMMUNICATION AND NETWORKS (TEL-NET), 2017, : 291 - 295
  • [10] A New Design of Low Power High Speed Hybrid CMOS Full Adder
    Agarwal, Mayur
    Agrawal, Neha
    Alam, Md. Anis
    2014 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2014, : 448 - 452