Real-ime neural signal decoding on heterogeneous MPSocs based on VLIW ASIPs

被引:2
作者
Meloni, Paolo [1 ]
Rubattu, Claudio [1 ]
Tuveri, Giuseppe [1 ]
Pani, Danilo [1 ]
Raffo, Luigi [1 ]
Palumbo, Francesca [2 ]
机构
[1] Univ Cagliari, Dipartimento Ingn Elettr & Elettron, I-09123 Cagliari, Italy
[2] Univ Sassari, PolComIng Grp Ingn Informaz, I-07100 Sassari, Italy
关键词
Neural signal decoding; MPSoCS; ASIPs; Design space exploration; Low power; TIME; ARCHITECTURE; ALGORITHM; TFLIFE; SYSTEM;
D O I
10.1016/j.sysarc.2016.11.005
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
An important research problem, at the basis of the development of embedded systems for neuroprosthetic applications, is the development of algorithms and platforms able to extract the patient's motion intention by decoding the information encoded in neural signals. At the state of the art, no portable and reliable integrated solutions implementing such a decoding task have been identified. To this aim, in this paper, we investigate the possibility of using the MPSoC paradigm in this application domain. We perform a design space exploration that compares different custom MPSoC embedded architectures, implementing two versions of a on-line neural signal decoding algorithm, respectively targeting decoding of single and multiple acquisition channels. Each considered design points features a different application configuration, with a specific partitioning and mapping of parallel software tasks, executed on customized VLIW ASIP processing cores. Experimental results, obtained by means of FPGA-based prototyping and post-floorplanning power evaluation on a 40nm technology library, assess the performance and hardware-related costs of the considered configurations. The reported power figures demonstrate the usability of the MPSoC paradigm within the processing of bio-electrical signals and show the benefits achievable by the exploitation of the instruction-level parallelism within tasks. (C) 2016 Elsevier B.V. All rights reserved.
引用
收藏
页码:89 / 101
页数:13
相关论文
共 34 条
  • [1] [Anonymous], TENS CUST PROC IP
  • [2] [Anonymous], P IEEE P SYST MAN CY
  • [3] [Anonymous], EN DES MULT SOCS APP
  • [4] [Anonymous], MPSOC DESIGN USING A
  • [5] [Anonymous], MICROPROCESS MICROSY
  • [6] [Anonymous], COMPUT INTELL NEUROS
  • [7] [Anonymous], P IEEE 46 MIDW S CIR
  • [8] Carta Nicola, 2013, 2013 Conference on Design and Architectures for Signal and Image Processing (DASIP), P141
  • [9] A Custom MPSoC Architecture With Integrated Power Management for Real-Time Neural Signal Decoding
    Carta, Nicola
    Meloni, Paolo
    Tuveri, Giuseppe
    Pani, Danilo
    Raffo, Luigi
    [J]. IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2014, 4 (02) : 230 - 241
  • [10] Carta N, 2013, I IEEE EMBS C NEUR E, P439, DOI 10.1109/NER.2013.6695966