The circuit design and optimization of quantum multiplier and divider

被引:27
作者
Li, Hai-Sheng [1 ]
Fan, Ping [2 ]
Xia, Haiying [1 ]
Long, Gui-Lu [3 ,4 ,5 ,6 ]
机构
[1] Guangxi Normal Univ, Coll Elect Engn, Guilin 541004, Peoples R China
[2] East China JiaoTong Univ, Coll Informat Engn, Nanchang 330013, Jiangxi, Peoples R China
[3] Tsinghua Univ, Dept Phys, Beijing 100084, Peoples R China
[4] Tsinghua Univ, State Key Lab Low Dimens Quantum Phys, Beijing 100084, Peoples R China
[5] Beijing Natl Res Ctr Informat Sci & Technol, Beijing 100084, Peoples R China
[6] Beijing Acad Quantum Informat Sci, Beijing 100193, Peoples R China
来源
SCIENCE CHINA-PHYSICS MECHANICS & ASTRONOMY | 2022年 / 65卷 / 06期
基金
中国国家自然科学基金;
关键词
quantum multiplier; quantum divider; quantum fault-tolerant circuit; quantum computing; 03; 67; Lx; 42; 30; Va; Pp; T-DEPTH; GATES;
D O I
10.1007/s11433-021-1874-2
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
A fault-tolerant circuit is required for robust quantum computing in the presence of noise. Clifford + T circuits are widely used in fault-tolerant implementations. As a result, reducing T-depth, T-count, and circuit width has emerged as important optimization goals. A measure-and-fixup approach yields the best T-count for arithmetic operations, but it requires quantum measurements. This paper proposes approximate Toffoli, TR, Peres, and Fredkin gates with optimized T-depth and T-count. Following that, we implement basic arithmetic operations such as quantum modular adder and subtracter using approximate gates that do not require quantum measurements. Then, taking into account the circuit width, T-depth, and T-count, we design and optimize the circuits of two multipliers and a divider. According to the comparative analysis, the proposed multiplier and divider circuits have lower circuit width, T-depth, and T-count than the current works that do not use the measure-and-fixup approach. Significantly, the proposed second multiplier produces approximately 77% T-depth, 60% T-count, and 25% width reductions when compared to the existing multipliers without quantum measurements.
引用
收藏
页数:15
相关论文
共 50 条
[31]   Quantum image filtering and its reversible logic circuit design [J].
Luo, Gaofeng ;
Jiang, Shexiang ;
Zong, Liang .
INTERNATIONAL JOURNAL OF EMBEDDED SYSTEMS, 2021, 14 (03) :248-258
[32]   Quantum circuit physical design methodology with emphasis on physical synthesis [J].
Mohammadzadeh, Naser ;
Zamani, Morteza Saheb ;
Sedighi, Mehdi .
QUANTUM INFORMATION PROCESSING, 2014, 13 (02) :445-465
[33]   A new design of parity preserving reversible Vedic multiplier targeting emerging quantum circuits [J].
Noorallahzadeh, Mojtaba ;
Mosleh, Mohammad ;
Ahmadpour, Seyed-Sajad ;
Pal, Jayanta ;
Sen, Bibhash .
INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2023, 36 (05)
[34]   Quantum Multi-Agent Reinforcement Learning via Variational Quantum Circuit Design [J].
Yun, Won Joon ;
Kwak, Yunseok ;
Kim, Jae Pyoung ;
Cho, Hyunhee ;
Jung, Soyi ;
Park, Jihong ;
Kim, Joongheon .
2022 IEEE 42ND INTERNATIONAL CONFERENCE ON DISTRIBUTED COMPUTING SYSTEMS (ICDCS 2022), 2022, :1332-1335
[35]   Quantum Program Analysis and Optimization: A Profile-Guided Approach for Quantum Circuit Simulation Acceleration [J].
Huang, Po-Hsuan ;
Wu, Yu-Hui ;
Wu, Yu-Tsung ;
Chang, Kai-Chieh ;
Tu, Chia-Heng ;
Hung, Shih-Hao .
IEEE NANOTECHNOLOGY MAGAZINE, 2025, 19 (03) :46-57
[36]   A Comprehensive Review of Quantum Circuit Optimization: Current Trends and Future Directions [J].
Karuppasamy, Krishnageetha ;
Puram, Varun ;
Johnson, Stevens ;
Thomas, Johnson P. .
QUANTUM REPORTS, 2025, 7 (01)
[37]   Compact Quantum Circuit Design of PUFFIN and PRINT Lightweight Ciphers for Quantum Key Recovery Attack [J].
Paramasivam, Saravanan ;
Jenitha, J. ;
Sanjana, S. ;
Haghparast, Majid .
IEEE ACCESS, 2023, 11 :66767-66776
[38]   Ancilla-input and garbage-output optimized design of a reversible quantum integer multiplier [J].
Jayashree, H. V. ;
Thapliyal, Himanshu ;
Arabnia, Hamid R. ;
Agrawal, V. K. .
JOURNAL OF SUPERCOMPUTING, 2016, 72 (04) :1477-1493
[39]   Design of a Compact Ternary Parallel Adder/Subtractor Circuit in Quantum Computing [J].
Lisa, Nusrat Jahan ;
Babu, Hafiz Md Hasan .
2015 IEEE 45TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, 2015, :36-41
[40]   Design and Analysis of a Scalable and Efficient Quantum Circuit for LWE Matrix Arithmetic [J].
Lu, Chao ;
Banerjee, Utsav ;
Basu, Kanad .
2022 IEEE 40TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD 2022), 2022, :109-116