The circuit design and optimization of quantum multiplier and divider

被引:25
作者
Li, Hai-Sheng [1 ]
Fan, Ping [2 ]
Xia, Haiying [1 ]
Long, Gui-Lu [3 ,4 ,5 ,6 ]
机构
[1] Guangxi Normal Univ, Coll Elect Engn, Guilin 541004, Peoples R China
[2] East China JiaoTong Univ, Coll Informat Engn, Nanchang 330013, Jiangxi, Peoples R China
[3] Tsinghua Univ, Dept Phys, Beijing 100084, Peoples R China
[4] Tsinghua Univ, State Key Lab Low Dimens Quantum Phys, Beijing 100084, Peoples R China
[5] Beijing Natl Res Ctr Informat Sci & Technol, Beijing 100084, Peoples R China
[6] Beijing Acad Quantum Informat Sci, Beijing 100193, Peoples R China
基金
中国国家自然科学基金;
关键词
quantum multiplier; quantum divider; quantum fault-tolerant circuit; quantum computing; 03; 67; Lx; 42; 30; Va; Pp; T-DEPTH; GATES;
D O I
10.1007/s11433-021-1874-2
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
A fault-tolerant circuit is required for robust quantum computing in the presence of noise. Clifford + T circuits are widely used in fault-tolerant implementations. As a result, reducing T-depth, T-count, and circuit width has emerged as important optimization goals. A measure-and-fixup approach yields the best T-count for arithmetic operations, but it requires quantum measurements. This paper proposes approximate Toffoli, TR, Peres, and Fredkin gates with optimized T-depth and T-count. Following that, we implement basic arithmetic operations such as quantum modular adder and subtracter using approximate gates that do not require quantum measurements. Then, taking into account the circuit width, T-depth, and T-count, we design and optimize the circuits of two multipliers and a divider. According to the comparative analysis, the proposed multiplier and divider circuits have lower circuit width, T-depth, and T-count than the current works that do not use the measure-and-fixup approach. Significantly, the proposed second multiplier produces approximately 77% T-depth, 60% T-count, and 25% width reductions when compared to the existing multipliers without quantum measurements.
引用
收藏
页数:15
相关论文
共 50 条
  • [21] Quantum circuit design for solving linear systems of equations
    Cao, Yudong
    Daskin, Anmer
    Frankel, Steven
    Kais, Sabre
    [J]. MOLECULAR PHYSICS, 2012, 110 (15-16) : 1675 - 1680
  • [22] An Optimized Design of Binary Comparator Circuit in Quantum Computing
    Sarker, Ankur
    Amin, M. Shamiul
    Bose, Avishek
    Islam, Nafisah
    [J]. 2014 INTERNATIONAL CONFERENCE ON INFORMATICS, ELECTRONICS & VISION (ICIEV), 2014,
  • [23] An Overview of Quantum Circuit Design Focusing on Compression and Representation
    Haque, Ershadul
    Paul, Manoranjan
    Tohidi, Faranak
    Ulhaq, Anwaar
    [J]. ELECTRONICS, 2025, 14 (01):
  • [24] Quantum legitimacy of reversible gate and a new design of multiplier based on R gate
    葛庭宇
    张廷桂
    黄晓芬
    [J]. Chinese Physics B, 2020, 29 (05) : 128 - 133
  • [25] Quantum legitimacy of reversible gate and a new design of multiplier based on R gate
    Ge, Tingyu
    Zhang, Tinggui
    Huang, Xiaofen
    [J]. CHINESE PHYSICS B, 2020, 29 (05)
  • [26] Visual Analytics of Performance of Quantum Computing Systems and Circuit Optimization
    Chae, Junghoon
    Steed, Chad A.
    Humble, Travis S.
    [J]. 2024 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, ISVLSI, 2024, : 613 - 618
  • [27] Quantum circuit physical design methodology with emphasis on physical synthesis
    Naser Mohammadzadeh
    Morteza Saheb Zamani
    Mehdi Sedighi
    [J]. Quantum Information Processing, 2014, 13 : 445 - 465
  • [28] Quantum image filtering and its reversible logic circuit design
    Luo, Gaofeng
    Jiang, Shexiang
    Zong, Liang
    [J]. INTERNATIONAL JOURNAL OF EMBEDDED SYSTEMS, 2021, 14 (03) : 248 - 258
  • [29] Quantum circuit physical design methodology with emphasis on physical synthesis
    Mohammadzadeh, Naser
    Zamani, Morteza Saheb
    Sedighi, Mehdi
    [J]. QUANTUM INFORMATION PROCESSING, 2014, 13 (02) : 445 - 465
  • [30] A new design of parity preserving reversible Vedic multiplier targeting emerging quantum circuits
    Noorallahzadeh, Mojtaba
    Mosleh, Mohammad
    Ahmadpour, Seyed-Sajad
    Pal, Jayanta
    Sen, Bibhash
    [J]. INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2023, 36 (05)