The circuit design and optimization of quantum multiplier and divider

被引:27
作者
Li, Hai-Sheng [1 ]
Fan, Ping [2 ]
Xia, Haiying [1 ]
Long, Gui-Lu [3 ,4 ,5 ,6 ]
机构
[1] Guangxi Normal Univ, Coll Elect Engn, Guilin 541004, Peoples R China
[2] East China JiaoTong Univ, Coll Informat Engn, Nanchang 330013, Jiangxi, Peoples R China
[3] Tsinghua Univ, Dept Phys, Beijing 100084, Peoples R China
[4] Tsinghua Univ, State Key Lab Low Dimens Quantum Phys, Beijing 100084, Peoples R China
[5] Beijing Natl Res Ctr Informat Sci & Technol, Beijing 100084, Peoples R China
[6] Beijing Acad Quantum Informat Sci, Beijing 100193, Peoples R China
来源
SCIENCE CHINA-PHYSICS MECHANICS & ASTRONOMY | 2022年 / 65卷 / 06期
基金
中国国家自然科学基金;
关键词
quantum multiplier; quantum divider; quantum fault-tolerant circuit; quantum computing; 03; 67; Lx; 42; 30; Va; Pp; T-DEPTH; GATES;
D O I
10.1007/s11433-021-1874-2
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
A fault-tolerant circuit is required for robust quantum computing in the presence of noise. Clifford + T circuits are widely used in fault-tolerant implementations. As a result, reducing T-depth, T-count, and circuit width has emerged as important optimization goals. A measure-and-fixup approach yields the best T-count for arithmetic operations, but it requires quantum measurements. This paper proposes approximate Toffoli, TR, Peres, and Fredkin gates with optimized T-depth and T-count. Following that, we implement basic arithmetic operations such as quantum modular adder and subtracter using approximate gates that do not require quantum measurements. Then, taking into account the circuit width, T-depth, and T-count, we design and optimize the circuits of two multipliers and a divider. According to the comparative analysis, the proposed multiplier and divider circuits have lower circuit width, T-depth, and T-count than the current works that do not use the measure-and-fixup approach. Significantly, the proposed second multiplier produces approximately 77% T-depth, 60% T-count, and 25% width reductions when compared to the existing multipliers without quantum measurements.
引用
收藏
页数:15
相关论文
共 50 条
[1]   The circuit design and optimization of quantum multiplier and divider [J].
Hai-Sheng Li ;
Ping Fan ;
Haiying Xia ;
Gui-Lu Long .
Science China Physics, Mechanics & Astronomy, 2022, 65
[2]   Quantum circuit optimization of an integer divider [J].
Orts, Francisco ;
Paulavicius, Remigijus ;
Filatovas, Ernestas .
JOURNAL OF SYSTEMS AND SOFTWARE, 2024, 215
[3]   Quantum Circuit Design of a T-count Optimized Integer Multiplier [J].
Munoz-Coreas, Edgard ;
Thapliyal, Himanshu .
IEEE TRANSACTIONS ON COMPUTERS, 2019, 68 (05) :729-739
[4]   Designs of the divider and special multiplier optimizing T and CNOT gates [J].
Ping Fan ;
Hai-Sheng Li .
EPJ Quantum Technology, 2024, 11
[5]   Designs of the divider and special multiplier optimizing T and CNOT gates [J].
Fan, Ping ;
Li, Hai-Sheng .
EPJ QUANTUM TECHNOLOGY, 2024, 11 (01)
[6]   QUANTUM-BASED ALGORITHM AND CIRCUIT DESIGN FOR BOUNDED KNAPSACK OPTIMIZATION PROBLEM [J].
Hou, Wenjun ;
Perkowski, Marek .
QUANTUM INFORMATION & COMPUTATION, 2020, 20 (9-10) :766-786
[7]   Quantum circuit optimization using quantum Karnaugh map [J].
Bae, J-H ;
Alsing, Paul M. ;
Ahn, Doyeol ;
Miller, Warner A. .
SCIENTIFIC REPORTS, 2020, 10 (01)
[8]   Optimised reversible divider circuit [J].
Bolhassani A. ;
Haghparast M. .
International Journal of Innovative Computing and Applications, 2016, 7 (01) :13-33
[9]   Synthesis and optimization by quantum circuit description language [J].
Zomorodi-Moghadam, Mariam ;
Taherkhani, Mohammad-Amin ;
Navi, Keivan .
Lecture Notes in Computer Science (including subseries Lecture Notes in Artificial Intelligence and Lecture Notes in Bioinformatics), 2014, 8911 :74-91
[10]   OPTIMIZED REVERSIBLE MULTIPLIER CIRCUIT [J].
Haghparast, Majid ;
Mohammadi, Majid ;
Navi, Keivan ;
Eshghi, Mohammad .
JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2009, 18 (02) :311-323