Standby Leakage Power Reduction Technique for Nanoscale CMOS VLSI Systems

被引:42
|
作者
Jeon, HeungJun [1 ]
Kim, Yong-Bin [1 ]
Choi, Minsu [2 ]
机构
[1] Northeastern Univ, Dept Elect & Comp Engn, Boston, MA 02115 USA
[2] Missouri Univ Sci & Technol, Dept Elect & Comp Engn, Rolla, MO 65409 USA
基金
美国国家科学基金会;
关键词
Band-to-band tunneling (BTBT) leakage; gate leakage; leakage current; leakage power; optimal body bias voltage; subthreshold leakage; MOSFETS;
D O I
10.1109/TIM.2010.2044710
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a novel low-power design technique is proposed to minimize the standby leakage power in nanoscale CMOS very large scale integration (VLSI) systems by generating the adaptive optimal reverse body-bias voltage. The adaptive optimal body-bias voltage is generated from the proposed leakage monitoring circuit, which compares the subthreshold current (I-SUB) and the band-to-band tunneling (BTBT) current (I-BTBT). The proposed circuit was simulated in HSPICE using 32-nm bulk CMOS technology and evaluated using ISCAS85 benchmark circuits at different operating temperatures (ranging from 25 degrees C to 100 degrees C). Analysis of the results shows a maximum of 551 and 1491 times leakage power reduction at 25 degrees C and 100 degrees C, respectively, on a circuit with 546 gates. The proposed approach demonstrates that the optimal body bias reduces a considerable amount of standby leakage power dissipation in nanoscale CMOS integrated circuits. In this approach, the temperature and supply voltage variations are compensated by the proposed feedback loop.
引用
收藏
页码:1127 / 1133
页数:7
相关论文
共 50 条
  • [1] A Novel Technique to Minimize Standby Leakage Power in Nanoscale CMOS VLSI
    Jeon, HeungJun
    Kim, Yong-Bin
    Choi, MinSu
    I2MTC: 2009 IEEE INSTRUMENTATION & MEASUREMENT TECHNOLOGY CONFERENCE, VOLS 1-3, 2009, : 1346 - +
  • [2] Leakage minimization technique for nanoscale CMOS VLSI
    Kim, Kyung Ki
    Kim, Yong-Bin
    Choi, Minsu
    Park, Nohpill
    IEEE DESIGN & TEST OF COMPUTERS, 2007, 24 (04): : 322 - 330
  • [3] A Circuit Technique for Leakage Power reduction in CMOS VLSI Circuits
    Nandyala, Venkata Ramakrishna
    Mahapatra, Kamala Kanta
    2016 INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURES, TECHNOLOGY AND APPLICATIONS (VLSI-SATA), 2016,
  • [4] A Novel Technique for Glitch and Leakage Power Reduction in CMOS VLSI Circuits
    Saini, Pushpa
    Mehra, Rajesh
    INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2012, 3 (10) : 161 - 168
  • [5] Minimum leakage vector with sparse power gating - A Combinational approach for standby leakage power reduction in CMOS circuits
    Udayanga, G. W. G. K. N.
    Thayaparan, S.
    2019 4TH IEEE INTERNATIONAL CIRCUITS AND SYSTEMS SYMPOSIUM (ICSYS), 2019,
  • [6] Standby and active leakage current control and minimization in CMOS VLSI circuits
    Fallah, F
    Pedraw, M
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (04): : 509 - 519
  • [7] Leakage Current Reduction Using Modified Gate Replacement Technique for CMOS VLSI Circuit
    Singh, Surabhi
    Kaur, Baljit
    Kaushik, B. K.
    Dasgupta, S.
    PROCEEDINGS OF THE 2012 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, DEVICES AND INTELLIGENT SYSTEMS (CODLS), 2012, : 464 - 467
  • [8] Arithmetic Reduction of Adder Leakage in Nanoscale CMOS
    Nilsson, Peter
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 717 - 720
  • [9] Nanoscale CMOS circuit leakage power reduction by double-gate device
    Kim, K
    Das, KK
    Joshi, RV
    Chuang, CT
    ISLPED '04: PROCEEDINGS OF THE 2004 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2004, : 102 - 107
  • [10] A Novel Approach for Leakage Power Reduction in Deep Submicron Technologies in CMOS VLSI Circuits
    Dadoria, Ajay Kumar
    Khare, Kavita
    Singh, R. P.
    2015 INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATION AND CONTROL (IC4), 2015,