共 50 条
- [1] A Novel Technique to Minimize Standby Leakage Power in Nanoscale CMOS VLSI I2MTC: 2009 IEEE INSTRUMENTATION & MEASUREMENT TECHNOLOGY CONFERENCE, VOLS 1-3, 2009, : 1346 - +
- [2] Leakage minimization technique for nanoscale CMOS VLSI IEEE DESIGN & TEST OF COMPUTERS, 2007, 24 (04): : 322 - 330
- [3] A Circuit Technique for Leakage Power reduction in CMOS VLSI Circuits 2016 INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURES, TECHNOLOGY AND APPLICATIONS (VLSI-SATA), 2016,
- [5] Minimum leakage vector with sparse power gating - A Combinational approach for standby leakage power reduction in CMOS circuits 2019 4TH IEEE INTERNATIONAL CIRCUITS AND SYSTEMS SYMPOSIUM (ICSYS), 2019,
- [6] Standby and active leakage current control and minimization in CMOS VLSI circuits IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (04): : 509 - 519
- [7] Leakage Current Reduction Using Modified Gate Replacement Technique for CMOS VLSI Circuit PROCEEDINGS OF THE 2012 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, DEVICES AND INTELLIGENT SYSTEMS (CODLS), 2012, : 464 - 467
- [8] Arithmetic Reduction of Adder Leakage in Nanoscale CMOS 2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 717 - 720
- [9] Nanoscale CMOS circuit leakage power reduction by double-gate device ISLPED '04: PROCEEDINGS OF THE 2004 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2004, : 102 - 107
- [10] A Novel Approach for Leakage Power Reduction in Deep Submicron Technologies in CMOS VLSI Circuits 2015 INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATION AND CONTROL (IC4), 2015,