Digital pulse width modulator architectures

被引:153
作者
Syed, A [1 ]
Ahmed, E [1 ]
Maksimovic, D [1 ]
Alarcón, E [1 ]
机构
[1] Univ Colorado, ECE Dept, Colorado Power Elect Ctr, Boulder, CO USA
来源
PESC 04: 2004 IEEE 35TH ANNUAL POWER ELECTRONICS SPECIALISTS CONFERENCE, VOLS 1-6, CONFERENCE PROCEEDINGS | 2004年
关键词
D O I
10.1109/PESC.2004.1354828
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a survey and classification of architectures for integrated circuit implementation of digital pulse-width modulators (DPWM) targeting digital control of high-frequency switching DC-DC power converters. Previously presented designs are identified as particular cases of the proposed classification. In order to optimize circuit resources in terms of occupied area and power consumption, a general architecture based on tapped delay lines is proposed, which includes segmentation of the input digital code to drive binary-weighted delay cells and thermometer-decoded unary delay cells. Integrated circuit design of a particular example of the segmented DPWM is described. The segmented DPWM prototype chip operates at 1 MHz switching frequency and has low power consumption and very small silicon area (0.07 mm(2) in a standard 0.5 micron CMOS process). Experimental results validate the functionality of the proposed segmented DPWM.
引用
收藏
页码:4689 / 4695
页数:7
相关论文
共 50 条
[31]   An Innovative Digital Pulse Width Modulator and Its Field-Programmable Gate Array Implementation [J].
Bonanno, Giovanni .
ELECTRONICS, 2025, 14 (08)
[32]   A programmable digital pulse width modulator providing versatile pulse patterns and supporting switching frequencies beyond 15 MHz [J].
O'Malley, E ;
Rinne, K .
APEC 2004: NINETEENTH ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, VOLS 1-3, 2004, :53-59
[33]   Design of digital pulse width modulator architecture with digital PID controller for DC-DC converter using FPGA [J].
Radhika, Venkutuswamy ;
Srinivasan, Karuppanan ;
Sharmila, Bella Bellie ;
Rukkumani, Venkatasalam .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2021, 107 (02) :299-307
[34]   Design of digital pulse width modulator architecture with digital PID controller for DC-DC converter using FPGA [J].
Venkutuswamy Radhika ;
Karuppanan Srinivasan ;
Bella Bellie Sharmila ;
Venkatasalam Rukkumani .
Analog Integrated Circuits and Signal Processing, 2021, 107 :299-307
[35]   Digital modulator architectures for satellite and space applications [J].
Cardarilli, G ;
Del Re, A ;
Giancristofaro, D ;
Re, M ;
Simone, L .
1ST IEEE INTERNATIONAL CONFERENCE ON CIRCUITS AND SYSTEMS FOR COMMNICATIONS, PROCEEDINGS, 2002, :166-169
[36]   LINEAR PULSE-WIDTH MODULATOR FOR CAPACITIVE SENSORS [J].
EVANS, NE .
ANALYTICAL INSTRUMENTATION, 1992, 20 (04) :257-263
[37]   RF Pulse Width Modulator with Reduced Spectral Regrowth [J].
Lozhkin, Alexander N. ;
Nagatani, Kazuo ;
Maniwa, Toru .
2017 IEEE 28TH ANNUAL INTERNATIONAL SYMPOSIUM ON PERSONAL, INDOOR, AND MOBILE RADIO COMMUNICATIONS (PIMRC), 2017,
[38]   A CERTAIN METHOD OF DESIGNING A PULSE-WIDTH MODULATOR [J].
BOLOTIN, IM ;
PAVLENKO, VA .
AUTOMATION AND REMOTE CONTROL, 1969, (01) :90-&
[39]   Fast control of current of a pulse-width modulator [J].
Iskhakov A.S. ;
Balakshina L.V. ;
Pospelov V.Ya. ;
Skovpen S.M. .
Russian Electrical Engineering, 2012, 83 (06) :302-306
[40]   PULSE-WIDTH MODULATOR FOR THYRISTOR REGULATING UNIT [J].
BONERT, R .
ELEKTROTECHNISCHE ZEITSCHRIFT-ETZ, 1979, 100 (05) :236-237