Digital pulse width modulator architectures

被引:153
作者
Syed, A [1 ]
Ahmed, E [1 ]
Maksimovic, D [1 ]
Alarcón, E [1 ]
机构
[1] Univ Colorado, ECE Dept, Colorado Power Elect Ctr, Boulder, CO USA
来源
PESC 04: 2004 IEEE 35TH ANNUAL POWER ELECTRONICS SPECIALISTS CONFERENCE, VOLS 1-6, CONFERENCE PROCEEDINGS | 2004年
关键词
D O I
10.1109/PESC.2004.1354828
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a survey and classification of architectures for integrated circuit implementation of digital pulse-width modulators (DPWM) targeting digital control of high-frequency switching DC-DC power converters. Previously presented designs are identified as particular cases of the proposed classification. In order to optimize circuit resources in terms of occupied area and power consumption, a general architecture based on tapped delay lines is proposed, which includes segmentation of the input digital code to drive binary-weighted delay cells and thermometer-decoded unary delay cells. Integrated circuit design of a particular example of the segmented DPWM is described. The segmented DPWM prototype chip operates at 1 MHz switching frequency and has low power consumption and very small silicon area (0.07 mm(2) in a standard 0.5 micron CMOS process). Experimental results validate the functionality of the proposed segmented DPWM.
引用
收藏
页码:4689 / 4695
页数:7
相关论文
共 50 条
[21]   A delta-sigma pulse width modulator with pulse dithering [J].
Lewison, RS ;
Allstot, DJ .
1997 SYMPOSIUM ON VLSI CIRCUITS: DIGEST OF TECHNICAL PAPERS, 1997, :17-18
[22]   A MAGNETIC PULSE-WIDTH MODULATOR WITH A MEMORY [J].
KASATKIN, OG .
AUTOMATION AND REMOTE CONTROL, 1965, 25 (08) :1102-&
[23]   Transistorized Pulse-Width Modulator. [J].
Siluyanov, B.P. .
Izvestiya Vysshikh Uchebnykh Zavedenij. Radioelektronika, 1975, 18 (01) :68-71
[24]   Mixed Analog-Digital Pulse-Width Modulator for Massive-MIMO Transmitters [J].
Papananos, Yannis ;
Alexiou, Nikolaos ;
Galanopoulos, Konstantinos ;
Seebacher, David ;
Dielacher, Franz .
2016 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2016,
[25]   Multisampling Digital Pulse-Width Modulator Based on Asymmetric Dual-Edge Carrier [J].
Bonanno, Giovanni ;
Comacchio, Andrea ;
Mattavelli, Paolo .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2024, 39 (05) :5121-5134
[26]   Design of low-power hybrid digital pulse width modulator with piecewise calibration scheme [J].
Zhen, Shaowei ;
Hou, Sijian ;
Gan, Wubing ;
Chen, Jingbo ;
Luo, Ping ;
Zhang, Bo .
INTERNATIONAL JOURNAL OF ELECTRONICS, 2015, 102 (12) :2127-2141
[27]   A Center-Aligned Digital Pulse-Width Modulator for Envelope Modulation of Polar Transmitters [J].
Kuo, Chien-Hung ;
Jhang, Cin-De .
2013 IFIP/IEEE 21ST INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2013, :386-389
[28]   Mixed Analog-Digital Pulse-Width Modulator for Massive-MIMO Transmitters [J].
Papananos, Yannis ;
Alexiou, Nikolaos ;
Galanopoulos, Konstantinos ;
Seebacher, David ;
Dielacher, Franz .
2016 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATION (VLSI-TSA), 2016,
[29]   A segmented digital pulse width modulator with self-calibration for low-power SMPS [J].
Trescases, Olivier ;
Wei, Guowen ;
Ng, Wai Tung .
2005 IEEE CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, PROCEEDINGS, 2005, :367-370
[30]   Multi-sampling Asymmetric Dual-Edge Digital Pulse-width Modulator [J].
Bonanno, Giovanni ;
Comacchio, Andrea ;
Mattavelli, Paolo .
2023 IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, APEC, 2023, :2859-2866