OVERVIEW OF A FPGA-BASED OVERLAY PROCESSOR

被引:0
|
作者
Yu, Yunxuan [1 ,2 ]
Wu, Chen [1 ,2 ]
Shi, Xiao [2 ]
He, Lei [1 ,2 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai, Peoples R China
[2] Univ Calif Los Angeles, Elect & Comp Engn Dept, Los Angeles, CA 90095 USA
关键词
D O I
10.1109/cstic.2019.8755623
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the overview of an overlay architecture on FPGA (OPU). It is applicable to general CNN acceleration with software like programmablility and fast compilation time. Good portability is guaranteed as only executable codes are reloaded for applicationswitch without FPGA re-synthesis. Our OPU instructions have complicated functions with variable runtimes but have a uniform length of 32 bits. This large granularity of instructions makes it easier to develop compiler and micro-architecture. Thus, OPU is a good candidate for domain specific processor without large volume. Experiments results show that OPU can achieve around 90 percent of runtime computing resource utilization (PE efficiency) among eight different network applications, which is 2% - 48% better compared with existing customized accelerators.
引用
收藏
页数:3
相关论文
共 50 条
  • [31] Analytical and Measured Sustained Bandwidth for an FPGA-Based Processor
    Morris, Gerald R.
    Silas, Antoinette R.
    Abed, Khalid H.
    2012 PROCEEDINGS OF IEEE SOUTHEASTCON, 2012,
  • [32] FPGA-Based Two-Processor CPU for PLC
    Chmiel, Miroslaw
    Kloska, Wojciech
    Polok, Dariusz
    Mocha, Jan
    2016 INTERNATIONAL CONFERENCE ON SIGNALS AND ELECTRONIC SYSTEMS (ICSES) PROCEEDINGS, 2016, : 247 - 252
  • [33] Distributed Processor for FPGA-based Superconducting Qubit Control
    Fruitwala, Neelay
    Xu, Yilun
    Naik, Ravi
    Nowrouzi, Kasra
    Huang, Gang
    2022 IEEE INTERNATIONAL CONFERENCE ON QUANTUM COMPUTING AND ENGINEERING (QCE 2022), 2022, : 763 - 764
  • [34] Energy Proportional Computing with OpenCL on a FPGA-Based Overlay Architecture
    Sani, Awais Hussain
    Nunez-Yanez, Jose Luis
    2016 2ND IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS), 2016,
  • [35] FPGA-Based Coherent Doppler Processor for Marine Radar Applications
    Abdelbagi, Hamdi
    Aljohani, Mansour
    Mrebit, Abdulmajid
    Wicks, Michael C.
    PROCEEDINGS OF THE 2015 IEEE NATIONAL AEROSPACE AND ELECTRONICS CONFERENCE (NAECON), 2015, : 58 - 69
  • [36] FPGA-based fine grain processor array design considerations
    Erenyi, I
    Vassanyi, I
    ICECS 96 - PROCEEDINGS OF THE THIRD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS, VOLS 1 AND 2, 1996, : 659 - 662
  • [37] On the implementation of an efficient FPGA-based CFAR processor for target detection
    Cumplido, R
    Torres, C
    López, S
    2004 1ST INTERNATIONAL CONFERENCE ON ELECTRICAL AND ELECTRONICS ENGINEERING (ICEEE), 2004, : 214 - 218
  • [38] FPGA-Based Annealing Processor with Time-Division Multiplexing
    Yamamoto, Kasho
    Ikebe, Masayuki
    Asai, Tetsuya
    Motomura, Masato
    Takamaeda-Yamazaki, Shinya
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2019, E102D (12) : 2295 - 2305
  • [39] The FPGA-Based Problem-Oriented On-Board Processor
    Opanasenko, Volodymyr
    Palahin, Alexander
    Zavyalov, Stanislav
    PROCEEDINGS OF THE 2019 10TH IEEE INTERNATIONAL CONFERENCE ON INTELLIGENT DATA ACQUISITION AND ADVANCED COMPUTING SYSTEMS - TECHNOLOGY AND APPLICATIONS (IDAACS), VOL. 1, 2019, : 152 - 157
  • [40] An Efficient FPGA-based DataBase Processor for Fast Database Analytics
    Xuan-Thuan Nguyen
    Hong-Thu Nguyen
    Trong-Thuc Hoang
    Inoue, Katsumi
    Shimojo, Osamu
    Murayama, Toshio
    Tominaga, Kenji
    Cong-Kha Pham
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 1758 - 1761