Delay time estimation model for large digital CMOS circuits

被引:2
|
作者
Kim, DW
Choi, TY
机构
[1] Kwangwoon Univ, Dept Elect Mat Engn, Nowon Gu, Seoul 139701, South Korea
[2] Samsung Elect Co Ltd, Syst MCU Team, Kyounggi 449711, South Korea
关键词
delay time estimation; equivalent inverter model; input signal model; leakage current; MOSFET characteristics; performance prediction;
D O I
10.1155/2000/18189
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Delay time estimation in simulation or design verification step during a design cycle has become more and more important as the meaning of performance prediction. This paper proposed a delay estimation model for digital CMOS circuits, which works in gate-level but the modeling process includes the characteristics of MOSFETs. This model can handle the variation according to the kind of gates, input transition time, output load(fan-out), and transistor sizes of a gate. The procedure to find the general model was that, a delay model for CMOS inverter was extracted first, then it was extended to other gate by converting it into an equivalent inverter. The resulting model was evaluated and compared with SPICE simulation, which showed that the proposed model has the accuracy of less than 5% relative error rate to the SPICE results for each case and the speed of about 70 times faster than SPICE.
引用
收藏
页码:161 / 173
页数:13
相关论文
共 50 条
  • [41] Digital neurons and arithmetic CMOS circuits
    Pedroni, VA
    IC-AI'2001: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON ARTIFICIAL INTELLIGENCE, VOLS I-III, 2001, : 1321 - 1327
  • [42] NOISE IN DIGITAL DYNAMIC CMOS CIRCUITS
    LARSSON, P
    SVENSSON, C
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (06) : 655 - 662
  • [43] Delay analysis of UDSM CMOS VLSI circuits
    Samanta, Jagannath
    De, Bishnu Prasad
    INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY AND SYSTEM DESIGN 2011, 2012, 30 : 135 - 143
  • [44] SIGNAL DELAY CALCULATION FOR INTEGRATED CMOS CIRCUITS
    HUSS, SA
    GERBERSHAGEN, M
    AEU-ARCHIV FUR ELEKTRONIK UND UBERTRAGUNGSTECHNIK-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 1987, 41 (04): : 214 - 222
  • [45] Delay Modeling of CMOS/CPL logic circuits
    Wan, YZ
    Shams, M
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5613 - 5616
  • [46] Delay-Assignment-Variation Based Optimization of Digital CMOS Circuits for Low Power Consumption
    Dhillon, Yuvraj Singh
    Diril, Abdulkadir Utku
    Chatterjee, Abhijit
    JOURNAL OF LOW POWER ELECTRONICS, 2007, 3 (01) : 78 - 95
  • [47] A NEW ANALYTICAL ITERATIVE APPROACH TO STATISTICAL DELAY CHARACTERIZATION OF CMOS DIGITAL COMBINATIONAL-CIRCUITS
    AFTAB, SA
    STYBLINSKI, MA
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 1995, 23 (01) : 23 - 47
  • [48] Accurate power estimation for CMOS circuits
    Shiue, WT
    IEEE REGION 10 INTERNATIONAL CONFERENCE ON ELECTRICAL AND ELECTRONIC TECHNOLOGY, VOLS 1 AND 2, 2001, : 829 - 833
  • [49] Peak power estimation for CMOS circuits
    Kuang, JS
    Niu, XY
    He, HZ
    Min, YH
    7TH WORLD MULTICONFERENCE ON SYSTEMICS, CYBERNETICS AND INFORMATICS, VOL XV, PROCEEDINGS: COMMUNICATION, CONTROL, SIGNAL AND OPTICS, TECHNOLOGIES AND APPLICATIONS, 2003, : 322 - 325
  • [50] AN ACCURATE GATE DELAY MODEL FOR HIGH SPEED DIGITAL AND ANALOG CIRCUITS
    Dobes, Josef
    Panko, Vaclav
    Pospisil, Ladislav
    PROCEEDINGS OF THE 2008 IEEE DALLAS CIRCUITS AND SYSTEMS WORKSHOP: SYSTEM-ON-CHIP (SOC) - DESIGN, APPLICATIONS, INTEGRATION, AND SOFTWARE, 2008, : 37 - 40