Delay time estimation model for large digital CMOS circuits

被引:2
|
作者
Kim, DW
Choi, TY
机构
[1] Kwangwoon Univ, Dept Elect Mat Engn, Nowon Gu, Seoul 139701, South Korea
[2] Samsung Elect Co Ltd, Syst MCU Team, Kyounggi 449711, South Korea
关键词
delay time estimation; equivalent inverter model; input signal model; leakage current; MOSFET characteristics; performance prediction;
D O I
10.1155/2000/18189
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Delay time estimation in simulation or design verification step during a design cycle has become more and more important as the meaning of performance prediction. This paper proposed a delay estimation model for digital CMOS circuits, which works in gate-level but the modeling process includes the characteristics of MOSFETs. This model can handle the variation according to the kind of gates, input transition time, output load(fan-out), and transistor sizes of a gate. The procedure to find the general model was that, a delay model for CMOS inverter was extracted first, then it was extended to other gate by converting it into an equivalent inverter. The resulting model was evaluated and compared with SPICE simulation, which showed that the proposed model has the accuracy of less than 5% relative error rate to the SPICE results for each case and the speed of about 70 times faster than SPICE.
引用
收藏
页码:161 / 173
页数:13
相关论文
共 50 条
  • [31] Delay optimization and energy estimation in CMOS differential cascade voltage switch logic circuits
    Shams, M
    Elmasry, M
    ICM 2000: PROCEEDINGS OF THE 12TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2000, : 65 - 68
  • [32] Analytical Estimation of Path-Delay Variation for Multi-Threshold CMOS Circuits
    Hagiwara, Shiho
    Sato, Takashi
    Masu, Kazuya
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2009, E92A (04) : 1031 - 1038
  • [33] Estimation of delay variations due to random-dopant fluctuations in nanoscale CMOS circuits
    Mahmoodi, H
    Mukhopadhyay, S
    Roy, K
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (09) : 1787 - 1796
  • [34] Past delay-dependent power estimation of large combinational circuits
    Jou, JM
    Chen, SC
    Wang, CL
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : E53 - E56
  • [35] ACCURATE DELAY ESTIMATION MODEL FOR LUMPED CMOS LOGIC GATES
    VEMURU, SR
    SMITH, ED
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1991, 138 (05): : 627 - 628
  • [36] Time delay estimation in digital pre-distortion
    Durney, H
    Sala, J
    2003 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOL IV, PROCEEDINGS: SIGNAL PROCESSING FOR COMMUNICATIONS SPECIAL SESSIONS, 2003, : 536 - 539
  • [37] A Compact Transregional Model for Digital CMOS Circuits Operating Near Threshold
    Keller, Sean
    Harris, David Money
    Martin, Alain J.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (10) : 2041 - 2053
  • [38] GENERIC LINEAR RC-NETWORK MODEL FOR DIGITAL CMOS CIRCUITS
    DENG, AC
    SHIAU, YC
    1989 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 1989, : 860 - 863
  • [39] An analytical model for current, delay, and power analysis of submicron CMOS logic circuits
    Hamoui, AA
    Rumin, NC
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2000, 47 (10) : 999 - 1007
  • [40] Modified I-V Model for Delay Analysis of UDSM CMOS Circuits
    Singh, Ashish Kumar
    Samanta, Jagannath
    Bhaumik, Jaydeb
    PROCEEDINGS OF THE 2012 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, DEVICES AND INTELLIGENT SYSTEMS (CODLS), 2012, : 357 - 360