Pareto-front computation and automatic sizing of CPPLLs

被引:0
作者
Zou, Jun [1 ]
Mueller, Daniel [1 ]
Graeb, Helmut [1 ]
Schlichtmann, Ulf [1 ]
机构
[1] Tech Univ Munich, Inst Elect Design Automat, Arcisstr 21, D-80333 Munich, Germany
来源
ISQED 2007: PROCEEDINGS OF THE EIGHTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN | 2007年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A comprehensive performance space exploration on system level offers designers a fast way to get insight into the capability of the whole system for a given technology. We consider a charge-pump phase-locked loop (CPPLL) system. In this paper performance space exploration is applied not only to the building blocks but to the whole CPPLL system as well. The trade-offs in the performance of building blocks, e.g. gain jitter and power in VCO, and the performance at system level, e.g. bandwidth, locking time and jitter, will be represented as Pareto-optimal fronts. A hierarchical optimization method is applied to a CPPLL. The sizing process satisfies different application requirements in a flexible manner and can be accomplished in some hours. Experimental results show the efficacy and efficiency of the presented method.
引用
收藏
页码:481 / +
页数:2
相关论文
共 22 条
[1]   WiCkeD: Analog circuit synthesis incorporating mismatch [J].
Antreich, K ;
Eckmueller, J ;
Graeb, H ;
Pronath, M ;
Schenkel, F ;
Schwencker, R ;
Zizala, S .
PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, :511-514
[2]  
Best R. E., 2003, PHASE LOCKED LOOPS
[3]  
DAI L, 2003, DESIGN HIGH PERFORMA
[4]  
DEBERNARDINIS F, 2004, IEEE DATE
[5]  
EECKELAERT T, 2005, IEEE DATE
[6]  
Gardner F., 1980, IEEE T COMMUNICATION, V28
[7]   Computer-aided design of analog and mixed-signal integrated circuits [J].
Gielen, GGE ;
Rutenbar, RA .
PROCEEDINGS OF THE IEEE, 2000, 88 (12) :1825-1852
[8]  
GRAEB H, 2001, IEEE ICCAD
[9]  
HANUMOLU PK, 2004, IEEE T CIRCUITS SYST, V51
[10]  
HERSHENSON M, 2003, IEEE ACM DAC, P970