Logical Effort model for CNFET circuits with CNTs variations

被引:0
|
作者
Ali, Muhammad [1 ]
Ahmed, Mohammad [1 ]
Chrzanowska-Jeske, Malgorzata [1 ]
Morris, James [1 ]
机构
[1] Portland State Univ, Dept Elect & Comp Engn, Portland, OR 97207 USA
关键词
Carbon Nanotube (CNT); Carbon Nanotube Field Effect Transistor (CNFET); Delay; Logical Effort;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Carbon Nano-Tube Field Effect Transistors (CNFETs) offer promising solutions beyond conventional CMOS FETs. CNFETs have higher current drive capability, ballistic transport, lesser power delay product and higher thermal stability. The delay evaluation in CNFETs may not be trivial due to additional CNFET specific parameters, such as number of tubes, pitch (spacing between the tubes) and the diameter of CNTs that determines current driving capability. Moreover, the initial presence of metallic tubes and their desired removal may result in non-uniform pitch distribution. This random pitch behavior depends on the percentage of metallic tubes and the removal technique deployed. The necessary removal of the metallic tube may have significant impact on the performance of the circuit. In this paper, we propose a closed-form model to capture the impact of metallic tubes and the removal techniques on the gate and circuit delay. The influence of CNT position in the tube array of the gate on the gate-delay is captured in Logical Effort (LE) model. Our model results in fairly accurate delay estimation with an average error 2% - 5% for set of tested CNFET circuits.
引用
收藏
页码:1218 / 1221
页数:4
相关论文
共 50 条
  • [1] Logical Effort model for CNFET-based circuits
    Ali, Muhammad
    Ahmed, Mohammad
    Chrzanowska-Jeske, Malgorzata
    2014 IEEE 14TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2014, : 460 - 465
  • [2] Logical Effort of CNFET-based Circuits in the Presence of Metallic Tubes
    Ali, Muhammad
    Ashraf, Rehman
    Chrzanowska-Jeske, Malgorzata
    2012 12TH IEEE CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2012,
  • [3] Stochastic Analysis of CNFET circuits using Enhanced Logical Effort Model in the Presence of Metallic Tubes
    Ali, Muhammad
    Ahmed, Mohammad
    Chrzanowska-Jeske, Malgorzata
    2014 21ST IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2014, : 774 - 777
  • [4] Logical Effort Framework for CNFET-Based VLSI Circuits for Delay and Area Optimization
    Ali, Muhammad
    Ahmed, Mohammed Abrar
    Chrzanowska-Jeske, Malgorzata
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (03) : 573 - 586
  • [5] Logical Effort Model Extension with Temperature and Voltage Variations
    Wu, Chun-Hui
    Lin, Shun-Hua
    Chiueh, Herming
    14TH INTERNATIONAL WORKSHOP ON THERMAL INVESTIGATION OF ICS AND SYSTEMS, 2008, : 85 - 88
  • [6] Delay and Yield of CNFET-based Circuits in the Presence of Variations
    Chrzanowska-Jeske, Malgorzata
    2015 IEEE NANOTECHNOLOGY MATERIALS AND DEVICES CONFERENCE (NMDC), 2015,
  • [7] Critical Path Tube Redundancy for Power Minimization in CNFET Circuits With Variations
    Vendra, Satya Keerthi
    Chrzanowska-Jeske, Malgorzata
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2021, 20 (20) : 598 - 609
  • [8] Physical extension of the logical effort model
    Lasbouygues, B
    Wilson, R
    Maurine, P
    Azémard, N
    Auvergne, D
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2004, 3254 : 838 - 848
  • [9] ALGEBRAIC MODEL FOR ANALYSIS OF LOGICAL CIRCUITS
    FANTAUZZ.G
    IEEE TRANSACTIONS ON COMPUTERS, 1974, C 23 (06) : 576 - 581
  • [10] Simulation of CNFET based Digital Circuits
    Soffke, O.
    Zipf, P.
    Velten, M.
    Glesner, M.
    ADVANCES IN RADIO SCIENCE, 2006, 4 : 307 - 311