A Low-Power Architecture for the Design of a One-Dimensional Median Filter

被引:12
|
作者
Chen, Ren-Der [1 ]
Chen, Pei-Yin [2 ]
Yeh, Chun-Hsien [2 ]
机构
[1] Natl Changhua Univ Educ, Dept Comp Sci & Informat Engn, Changhua 500, Taiwan
[2] Natl Cheng Kung Univ, Dept Comp Sci & Informat Engn, Tainan 701, Taiwan
关键词
Low-power; median filter; one-dimensional (1-D); token ring;
D O I
10.1109/TCSII.2014.2368974
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents a low-power architecture for the design of a one-dimension median filter. It is a word-level two-stage pipelined filter, receiving an input sample and generating amedian output at each machine cycle. The power consumption is reduced by decreasing the number of signal transitions in the circuit. This can be done by keeping the stored samples immobile in the window through the use of a token ring in our architecture. The experimental results have shown that, at the expense of some additional area cost, the power consumption can be successfully reduced.
引用
收藏
页码:266 / 270
页数:5
相关论文
共 50 条
  • [41] Design Methodology for Low-Power Embedded Microprocessors
    Manuzzato, Andrea
    Campi, Fabio
    Liberali, Valentino
    Pandini, Davide
    2013 23RD INTERNATIONAL WORKSHOP ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2013, : 251 - +
  • [42] A compact low-power BiCMOS log-domain filter
    Punzenberger, M
    Enz, CC
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (07) : 1123 - 1129
  • [43] Decimation filter for a low-power sensor-interface system
    Laulainen, Erkka
    Kosunen, Marko
    Koskinen, Lauri
    Paavola, Matti
    Halonen, Kari
    2007 NORCHIP, 2007, : 65 - 68
  • [44] Low-power FIR filter realization with differential coefficients and inputs
    Chang, TS
    Chu, YH
    Jen, CW
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2000, 47 (02) : 137 - 145
  • [45] A Low-Power Parallel Architecture for Linear Feedback Shift Registers
    Zhang, Xinmiao
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (03) : 412 - 416
  • [46] A new low-power and high speed viterbi decoder architecture
    Choi, Chang-Jin
    Yoon, Sang-Hun
    Chong, Jong-Wha
    Lin, Shouyin
    UBIQUITOUS CONVERGENCE TECHNOLOGY, 2007, 4412 : 283 - +
  • [47] Low-power multirate architecture for IF digital frequency down converter
    Jou, SJ
    Wu, SY
    Wang, CK
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1998, 45 (11): : 1487 - 1494
  • [48] Low-Power Reconfigurable Architecture of Elliptic Curve Cryptography for IoT
    Hu, Xianghong
    Huang, Hongmin
    Zheng, Xin
    Liu, Yuan
    Xiong, Xiaoming
    IEICE TRANSACTIONS ON ELECTRONICS, 2021, E104C (11): : 643 - 650
  • [49] Design and Implementation of Low-Power ANSI S1.11 Filter Bank for Digital Hearing Aids
    Kuo, Yu-Ting
    Lin, Tay-Jyi
    Li, Yueh-Tai
    Liu, Chih-Wei
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (07) : 1684 - 1696
  • [50] A low-power heterogeneous multiprocessor architecture for audio signal processing
    Paker, Ö
    Sparso, J
    Haandbæk, N
    Isager, M
    Nielsen, LS
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2004, 37 (01): : 95 - 110