A Low-Power Architecture for the Design of a One-Dimensional Median Filter

被引:12
|
作者
Chen, Ren-Der [1 ]
Chen, Pei-Yin [2 ]
Yeh, Chun-Hsien [2 ]
机构
[1] Natl Changhua Univ Educ, Dept Comp Sci & Informat Engn, Changhua 500, Taiwan
[2] Natl Cheng Kung Univ, Dept Comp Sci & Informat Engn, Tainan 701, Taiwan
关键词
Low-power; median filter; one-dimensional (1-D); token ring;
D O I
10.1109/TCSII.2014.2368974
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents a low-power architecture for the design of a one-dimension median filter. It is a word-level two-stage pipelined filter, receiving an input sample and generating amedian output at each machine cycle. The power consumption is reduced by decreasing the number of signal transitions in the circuit. This can be done by keeping the stored samples immobile in the window through the use of a token ring in our architecture. The experimental results have shown that, at the expense of some additional area cost, the power consumption can be successfully reduced.
引用
收藏
页码:266 / 270
页数:5
相关论文
共 50 条
  • [21] Design of a Low-Power Super-Resolution Architecture for Virtual Reality Wearable Devices
    Spagnolo, Fanny
    Corsonello, Pasquale
    Frustaci, Fabio
    Perri, Stefania
    IEEE SENSORS JOURNAL, 2023, 23 (08) : 9009 - 9016
  • [22] Design techniques for low-power systems
    Havinga, PJM
    Smit, GJM
    JOURNAL OF SYSTEMS ARCHITECTURE, 2000, 46 (01) : 1 - 21
  • [23] Low-power architecture of a digital matched filter for direct-sequence spread-spectrum systems
    Yamada, T
    Goto, S
    Takayama, N
    Matsushita, Y
    Harada, Y
    Yasuura, H
    IEICE TRANSACTIONS ON ELECTRONICS, 2003, E86C (01) : 79 - 88
  • [24] A voltage overscaled low-power digital filter IC
    Hegde, R
    Shanbhag, NR
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (02) : 388 - 391
  • [25] A Modified Low Power Architecture for Gabor Filter
    Kavalvizhi, E.
    Sasirekha, N.
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 597 - 600
  • [26] A low-power processor architecture optimized for wireless devices
    Efthymiou, A
    Garside, JD
    Papaefstathiou, I
    16TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURE AND PROCESSORS, PROCEEDINGS, 2005, : 185 - 190
  • [27] Low-Power Bus Architecture Composition for AMBA AXI
    Na, Sangkwon
    Yang, Sung
    Kyung, Chong-Min
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2009, 9 (02) : 75 - 79
  • [28] A Low-Power Hardware Search Architecture for Speech Recognition
    Bourke, Patrick J.
    Rutenbar, Rob A.
    INTERSPEECH 2008: 9TH ANNUAL CONFERENCE OF THE INTERNATIONAL SPEECH COMMUNICATION ASSOCIATION 2008, VOLS 1-5, 2008, : 2102 - 2105
  • [29] Low-Power AES Data Encryption Architecture for a LoRaWAN
    Tsai, Kun-Lin
    Leu, Fang-Yie
    You, Ilsun
    Chang, Shuo-Wen
    Hu, Shiung-Jie
    Park, Hoonyong
    IEEE ACCESS, 2019, 7 : 146348 - 146357
  • [30] Low-Voltage Low-Power CMOS Design
    Dokic, Branko L.
    Pesic-Brdanin, Tatjana
    Cavka, Drago
    2016 INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS (INDEL), 2016,