A Low-Power Architecture for the Design of a One-Dimensional Median Filter

被引:12
|
作者
Chen, Ren-Der [1 ]
Chen, Pei-Yin [2 ]
Yeh, Chun-Hsien [2 ]
机构
[1] Natl Changhua Univ Educ, Dept Comp Sci & Informat Engn, Changhua 500, Taiwan
[2] Natl Cheng Kung Univ, Dept Comp Sci & Informat Engn, Tainan 701, Taiwan
关键词
Low-power; median filter; one-dimensional (1-D); token ring;
D O I
10.1109/TCSII.2014.2368974
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents a low-power architecture for the design of a one-dimension median filter. It is a word-level two-stage pipelined filter, receiving an input sample and generating amedian output at each machine cycle. The power consumption is reduced by decreasing the number of signal transitions in the circuit. This can be done by keeping the stored samples immobile in the window through the use of a token ring in our architecture. The experimental results have shown that, at the expense of some additional area cost, the power consumption can be successfully reduced.
引用
收藏
页码:266 / 270
页数:5
相关论文
共 50 条
  • [1] Design of an Area-Efficient One-Dimensional Median Filter
    Chen, Ren-Der
    Chen, Pei-Yin
    Yeh, Chun-Hsien
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2013, 60 (10) : 662 - 666
  • [2] Defect Detection in Striped Images Using a One-Dimensional Median Filter
    Lee, Wei-Chen
    Tai, Pei-Ling
    APPLIED SCIENCES-BASEL, 2020, 10 (03):
  • [3] Hardware implementation of a single-cycle one-dimensional median filter
    Veiga, Alejandro L.
    Grunfeld, Christan M.
    2015 IEEE 6TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2015,
  • [4] Low power design of energy efficient median filter
    Basappa, Sharana
    Babu, Pallikonda Ravi
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2023, 110 (09) : 1578 - 1593
  • [5] Low-voltage low-power bulk-driven analog median filter
    Khateb, Fabian
    Kumngern, Montree
    Dabbous, Salma Bay Abo
    Kulej, Tomasz
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2016, 70 (05) : 698 - 706
  • [6] Design of CMOS filter with low-voltage and low-power
    Li, ST
    Wu, J
    He, YG
    ICEMI '97 - CONFERENCE PROCEEDINGS: THIRD INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, 1997, : 447 - 450
  • [7] A novel architecture for low-power design of parallel multipliers
    Fayed, AA
    Bayoumi, MA
    IEEE COMPUTER SOCIETY WORKSHOP ON VLSI 2001, PROCEEDINGS, 2001, : 149 - 154
  • [8] Approximate Arithmetic for Low-Power Image Median Filtering
    Monajati, M.
    Fakhraie, S. M.
    Kabir, E.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2015, 34 (10) : 3191 - 3219
  • [9] Approximate Arithmetic for Low-Power Image Median Filtering
    M. Monajati
    S. M. Fakhraie
    E. Kabir
    Circuits, Systems, and Signal Processing, 2015, 34 : 3191 - 3219
  • [10] Design and Implementation of A Pipelined Median Filter Architecture
    Fredj, Amira Hadj
    Malek, Jihene
    2019 IEEE INTERNATIONAL CONFERENCE ON DESIGN & TEST OF INTEGRATED MICRO & NANO-SYSTEMS (DTS), 2019,