A VLSI ATM switch architecture for VBR traffic

被引:0
作者
Ranganathan, N [1 ]
Anand, R [1 ]
Chiruvolu, G [1 ]
机构
[1] Univ S Florida, Microelect Res Ctr, Dept Comp Sci & Engn, Tampa, FL 33620 USA
来源
ELEVENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS | 1997年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
An Asynchronous Transfer Made (ATM) switching network must process data at the rates of 155 Mbps and 620 Mbps as per the standard. Such bandwidth requirements have necessitated the realization of efficient switch architectures. In this paper, we propose a novel architecture for the design of a non-blocking, central buffer switch for ATM I networks. The central buffer switch architectures described in the literature organize the logical output queues as linked lists of data packets. Thus, dynamic memory allocation involves the manipulation of the read and the write pointers of these linked lists. In the switch architecture proposed in this work, the packets are stored in the data memory and only the packet addresses are stored in a set of First In First Out (FIFO) buffers that form the logical output queues. This approach eliminates the need for memory accesses for the manipulation of linked lists which improves significantly the response lime. A 4 x 4 prototype switch of the proposed architecture was designed and verified using the Cadence design tools. The prototype was verified to operate at a frequency of 40 MHz yielding a throughput of 12.334 Gbps.
引用
收藏
页码:420 / 427
页数:8
相关论文
empty
未找到相关数据