Partially reconfigurable matrix multiplication for area and time efficiency on FPGAs

被引:0
作者
Luo, JW [1 ]
Jong, CC [1 ]
机构
[1] Nanyang Technol Univ, Sch Elect & Elect Engn, Singapore 639798, Singapore
来源
PROCEEDINGS OF THE EUROMICRO SYSTEMS ON DIGITAL SYSTEM DESIGN | 2004年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a novel architecture for matrix multiplication implemented on reconfigurable hardware with partially reconfigurable feature. The proposed design significantly reduces the size and achieves the minimum computation cycles for the n x n matrix multiplication. Compared with the linear array design [1], the area of our design is reduced by 72% - 81% while the AT metrics (product of area and latency) is reduced by 40% - 58% for matrix size between 3 x 3 and 48 x 48. The versatility of our design is demonstrated in different parameterisable instantiation to cater for different implementations with various time and area requirements. Partially reconfiguration allows us to reload the design contents with the minimum configuration overhead The performance of our design is even better for larger matrices.
引用
收藏
页码:244 / +
页数:2
相关论文
共 4 条
  • [1] AMIRA A, 2001, ACCELERATING MATRIX, P101
  • [2] JANG J, 2002, 1 IEEE INT C FIELD P
  • [3] KUMAR VK, 1991, IEEE T COMPUTERS, V40
  • [4] PAM-Blox: High performance FPGA design for adaptive computing
    Mencer, O
    Morf, M
    Flynn, MJ
    [J]. IEEE SYMPOSIUM ON FPGAS FOR CUSTOM COMPUTING MACHINES, PROCEEDINGS, 1998, : 167 - 174