A Study of FinFET Device Optimization and PPA Analysis at 5 nm Node

被引:0
|
作者
Luo, Xin [1 ]
Ding, Yu [1 ]
Shang, Enming [1 ]
Sun, Jie [1 ]
Hu, Shaojian [1 ]
Chen, Shoumian [1 ]
Zhao, Yuhang [1 ]
机构
[1] Shanghai IC R&D Ctr, 497 Gaosi Rd,Zhangjiang Hitech Pk, Shanghai, Peoples R China
来源
2020 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2020 (CSTIC 2020) | 2020年
关键词
5; nm; FinFET; device; TCAD; PPA; ring oscillator;
D O I
10.1109/cstic49141.2020.9282502
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Since the logic 5 nm node still uses FinFET device, it still has room for device performance improvement since its first debut in the production of 16 nm node. The goal of this paper is to investigate the FinFET device optimization and Power Performance Area (PPA) at the 5 nm node. We have simulated FinFET device electrical characteristics at Front-End-Of-the-Line (FEOL) with Technology Computer Aided Design (TCAD). We first focus on the device with different spacer thicknesses to investigate DC and AC characteristics. Then we focus on the power and speed performance of Ring Oscillator (RO) circuits based on 5 nm NMOS and PMOS devices. Detailed study has been carried out to analyze the influence of Number of fins (Nfin), Back-End-Of-the-Line (BEOL) interconnect length, and fan-out number to power and speed. We hope that our results can assist other researchers in better understanding of the 5 nm FinFET device performance.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] Performance Evaluation of 7-nm Node Negative Capacitance FinFET-Based SRAM
    Dutta, Tapas
    Pahwa, Girish
    Trivedi, Amit Ranjan
    Sinha, Saurabh
    Agarwal, Amit
    Chauhan, Yogesh Singh
    IEEE ELECTRON DEVICE LETTERS, 2017, 38 (08) : 1161 - 1164
  • [42] Simulation Study of 25 nm PMOS FinFET Fabrication with Silicon Co-Implant
    Razali, M. A.
    Hamid, Fatimah A.
    PROCEEDINGS OF THE 2017 IEEE REGIONAL SYMPOSIUM ON MICRO AND NANOELECTRONICS (RSM), 2017, : 151 - 154
  • [43] Impact of Fin Shape Variability on Device Performance towards 10nm Node
    Tomida, Kazuyuki
    Hiraga, Keizo
    Dehan, Morin
    Hellings, Geert
    Jang, Doyoung
    Miyaguhi, Kenichi
    Chiarella, Thomas
    Kim, Minsoo
    Mocuta, Anda
    Horiguchi, Naoto
    Mercha, Abdelkarim
    Verkest, Diederik
    Thean, Aaron
    2015 INTERNATIONAL CONFERENCE ON IC DESIGN & TECHNOLOGY (ICICDT), 2015,
  • [44] Device/Circuit Interactions at 22nm Technology Node
    Roy, Kaushik
    Kulkarni, Jaydeep P.
    Gupta, Sumeet Kumar
    DAC: 2009 46TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2009, : 97 - 102
  • [45] Dielectric Material and Thermal Optimization in Sidewall Spacer Design for Junctionless Nanosheet FETs at Sub-5 nm Technology Node: An Insight into Device and Circuit Performance
    Indhur, Vanitha
    Dupati, Uma Maheshwari
    Lakkarasu, Manasa
    Sanga, Sravya
    Valasa, Sresta
    Kotha, Venkata Ramakrishna
    Bhukya, Sunitha
    Vadthiya, Narendar
    Vadthya, Bheemudu
    Malishetty, Narendar
    Maheshwaram, Satish
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2024, 13 (10)
  • [46] Study of Process Variations on ft in 30 nm Gate Length FinFET Using TCAD Simulations
    Lakshmi, B.
    Srinivasan, R.
    COMPUTER NETWORKS AND INFORMATION TECHNOLOGIES, 2011, 142 : 482 - 486
  • [47] Comparative Analysis of Using Planar MOSFET and FinFET as Access Transistor of STT-RAM Cell in 22-nm Technology Node
    Song, Byungkyu
    Na, Taehui
    Jeong, Hanwool
    Kang, Seung H.
    Kim, Jung Pill
    Jung, Seong-Ook
    2014 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2014, : 112 - 113
  • [48] Device design consideration for 50 nm dynamic random access memory using bulk FinFET
    Han, KR
    Choi, BK
    Park, TS
    Yoon, E
    Chung, IY
    Lee, JH
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2005, 44 (4B): : 2176 - 2179
  • [49] Impact of Fin Sidewall Taper Angle on Sub-14nm FinFET Device Performance
    Dixit, Abhisek
    Hook, Terence B.
    Johnson, Jeffrey B.
    Nowak, E. J.
    Murali, Kota V.
    PHYSICS OF SEMICONDUCTOR DEVICES, 2014, : 3 - +
  • [50] Effect of Gate-lap and Oxide Material at 10-nm FinFET Device Performance
    Dargar, Shashi K.
    Srivastava, Viranjay M.
    2018 INTERNATIONAL CONFERENCE ON ADVANCED COMPUTATION AND TELECOMMUNICATION (ICACAT), 2018,