A Study of FinFET Device Optimization and PPA Analysis at 5 nm Node

被引:0
|
作者
Luo, Xin [1 ]
Ding, Yu [1 ]
Shang, Enming [1 ]
Sun, Jie [1 ]
Hu, Shaojian [1 ]
Chen, Shoumian [1 ]
Zhao, Yuhang [1 ]
机构
[1] Shanghai IC R&D Ctr, 497 Gaosi Rd,Zhangjiang Hitech Pk, Shanghai, Peoples R China
来源
2020 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2020 (CSTIC 2020) | 2020年
关键词
5; nm; FinFET; device; TCAD; PPA; ring oscillator;
D O I
10.1109/cstic49141.2020.9282502
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Since the logic 5 nm node still uses FinFET device, it still has room for device performance improvement since its first debut in the production of 16 nm node. The goal of this paper is to investigate the FinFET device optimization and Power Performance Area (PPA) at the 5 nm node. We have simulated FinFET device electrical characteristics at Front-End-Of-the-Line (FEOL) with Technology Computer Aided Design (TCAD). We first focus on the device with different spacer thicknesses to investigate DC and AC characteristics. Then we focus on the power and speed performance of Ring Oscillator (RO) circuits based on 5 nm NMOS and PMOS devices. Detailed study has been carried out to analyze the influence of Number of fins (Nfin), Back-End-Of-the-Line (BEOL) interconnect length, and fan-out number to power and speed. We hope that our results can assist other researchers in better understanding of the 5 nm FinFET device performance.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] A sub 1-volt subthreshold bandgap reference at the 14 nm FinFET node
    Prilenski, Lucas
    Mukund, P. R.
    MICROELECTRONICS JOURNAL, 2018, 79 : 17 - 23
  • [32] Modeling FinFET Metal Gate Stack Resistance for 14nm Node and Beyond
    Miyaguchi, Kenichi
    Parvais, Bertrand
    Ragnarsson, Lars-Ake
    Wambacq, Piet
    Raghavan, Praveen
    Mercha, Abdelkarim
    Mocuta, Anda
    Verkest, Diederik
    Thean, Aaron
    2015 INTERNATIONAL CONFERENCE ON IC DESIGN & TECHNOLOGY (ICICDT), 2015,
  • [33] Device Exploration of NanoSheet Transistors for Sub-7-nm Technology Node
    Jang, Doyoung
    Yakimets, Dmitry
    Eneman, Geert
    Schuddinck, Pieter
    Bardon, Marie Garcia
    Raghavan, Praveen
    Spessot, Alessio
    Verkest, Diederik
    Mocuta, Anda
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (06) : 2707 - 2713
  • [34] Advanced TEM Application in 10nm below Technology Node Device Analysis
    Yang, Hong
    Li, Yongliang
    Zhu, Huilong
    Yin, Xiaogen
    Du, Anyan
    2019 IEEE 26TH INTERNATIONAL SYMPOSIUM ON PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA), 2019,
  • [35] Via Size Optimization for Optimum Circuit Performance at 3 nm node
    Mittal, Sushant
    Pal, Ashish
    Saremi, Mehdi
    Bazizi, El Mehdi
    Alexander, Blessy
    Ayyagari, Buvna
    2020 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES (SISPAD 2020), 2020, : 327 - 330
  • [36] Design Insights of Nanosheet FET and CMOS Circuit Applications at 5-nm Technology Node
    Sreenivasulu, V. Bharath
    Narendar, Vadthiya
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (08) : 4115 - 4122
  • [37] Design and Optimization of Dual Material Gate Junctionless FinFET Using Dimensional Effect, Gate Oxide and Workfunction Engineering at 7 nm Technology Node
    Kusuma, Rambabu
    Talari, V. K. Hanumantha Rao
    SILICON, 2022, 14 (16) : 10301 - 10311
  • [38] LOW POWER ARITHMETIC CIRCUITS USING FINFET DEVICE IN 32NM TECHNOLOGY
    Kumar, V. M. Senthil
    Saravanan, S.
    IIOAB JOURNAL, 2016, 7 (09) : 764 - 776
  • [39] Characterization and Optimization of Sub-32-nm FinFET Devices for ESD Applications
    Thijs, Steven
    Tremouilles, David
    Russ, Christian
    Griffoni, Alessio
    Collaert, Nadine
    Rooyackers, Rita
    Linten, Dimitri
    Scholz, Mirko
    Duvvury, Charvaka
    Gossner, Harald
    Jurczak, Malgorzata
    Groeseneken, Guido
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (12) : 3507 - 3516
  • [40] Systematic Approach of FinFET based SRAM Bitcell Design for 32nm Node and Below
    Song, S. C.
    Abu-Rahma, M.
    Han, B. M.
    Ge, L.
    Yoon, S. S.
    Wang, J.
    Yang, W.
    Liu, D.
    Hu, C.
    Yeap, G.
    2009 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2009, : 165 - +