A Study of FinFET Device Optimization and PPA Analysis at 5 nm Node

被引:0
|
作者
Luo, Xin [1 ]
Ding, Yu [1 ]
Shang, Enming [1 ]
Sun, Jie [1 ]
Hu, Shaojian [1 ]
Chen, Shoumian [1 ]
Zhao, Yuhang [1 ]
机构
[1] Shanghai IC R&D Ctr, 497 Gaosi Rd,Zhangjiang Hitech Pk, Shanghai, Peoples R China
来源
2020 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2020 (CSTIC 2020) | 2020年
关键词
5; nm; FinFET; device; TCAD; PPA; ring oscillator;
D O I
10.1109/cstic49141.2020.9282502
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Since the logic 5 nm node still uses FinFET device, it still has room for device performance improvement since its first debut in the production of 16 nm node. The goal of this paper is to investigate the FinFET device optimization and Power Performance Area (PPA) at the 5 nm node. We have simulated FinFET device electrical characteristics at Front-End-Of-the-Line (FEOL) with Technology Computer Aided Design (TCAD). We first focus on the device with different spacer thicknesses to investigate DC and AC characteristics. Then we focus on the power and speed performance of Ring Oscillator (RO) circuits based on 5 nm NMOS and PMOS devices. Detailed study has been carried out to analyze the influence of Number of fins (Nfin), Back-End-Of-the-Line (BEOL) interconnect length, and fan-out number to power and speed. We hope that our results can assist other researchers in better understanding of the 5 nm FinFET device performance.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] PERFORMANCE ANALYSIS OF FINFET BASED INVERTER, NAND AND NOR CIRCUITS AT 10 NM ,7 NM AND 5 NM NODE TECHNOLOGIES
    Lazzaz, Abdelaziz
    Bousbahi, Khaled
    Ghamnia, Mustapha
    FACTA UNIVERSITATIS-SERIES ELECTRONICS AND ENERGETICS, 2023, 36 (01) : 1 - 16
  • [2] FinFET-Based Inverter Design and Optimization at 7 Nm Technology Node
    J. Jena
    D. Jena
    E. Mohapatra
    S. Das
    T. P. Dash
    Silicon, 2022, 14 : 10781 - 10794
  • [3] FinFET-Based Inverter Design and Optimization at 7 Nm Technology Node
    Jena, J.
    Jena, D.
    Mohapatra, E.
    Das, S.
    Dash, T. P.
    SILICON, 2022, 14 (16) : 10781 - 10794
  • [4] Comparative Analysis of Semiconductor Device Architectures for 5-nm Node and Beyond
    Feng, Peijie
    Song, Seung-Chul
    Nallapati, Giri
    Zhu, John
    Bao, Jerry
    Moroz, Victor
    Choi, Munkang
    Lin, Xi-Wei
    Lu, Qiang
    Colombeau, Benjamin
    Breil, Nicolas
    Chudzik, Michael
    Chidambaram, Chidi
    IEEE ELECTRON DEVICE LETTERS, 2017, 38 (12) : 1657 - 1660
  • [5] Study the Performance Parameters of Novel Scale FINFET Device in nm Region
    Jagtaps, Sarika M.
    Gond, Vittal J.
    2017 INTERNATIONAL CONFERENCE OF ELECTRONICS, COMMUNICATION AND AEROSPACE TECHNOLOGY (ICECA), VOL 1, 2017, : 424 - 430
  • [6] Comparing bulk-Si FinFET and gate-all-around FETs for the 5 nm technology node
    Vashishtha, Vinay
    Clark, Lawrence T.
    MICROELECTRONICS JOURNAL, 2021, 107
  • [7] FinFET based SRAM bitcell design for 32 nm node and below
    Song, S. C.
    Abu-Rahma, M.
    Yeap, G.
    MICROELECTRONICS JOURNAL, 2011, 42 (03) : 520 - 526
  • [8] Performance Trade-offs in FinFET and Gate-All Around Device Architectures for 7nm-node and Beyond
    Kim, Seong-Dong
    Guillorn, Michael
    Lauer, Isaac
    Oldiges, Phil
    Hook, Terence
    Na, Myung-Hee
    2015 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2015,
  • [9] ASAP5: A predictive PDK for the 5 nm node
    Vashishtha, Vinay
    Clark, Lawrence T.
    MICROELECTRONICS JOURNAL, 2022, 126
  • [10] Multiple Bit Upsets in Register Circuits at the 5-nm bulk FinFET node
    Xiong, Yoni
    Pieper, Nicholas J.
    Kronenberg, Jenna B.
    Ball, Dennis R.
    Casey, Megan
    Bhuva, Bharat L.
    2024 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, IRPS 2024, 2024,