Experimental evaluation and comparison of two recent Network-on-Chip routers for FPGAs

被引:4
作者
Manokaran, Jenita Priya Rajamanickam [1 ]
Khalid, Mohammed A. S. [1 ]
机构
[1] Univ Windsor, Dept Elect & Comp Engn, 401 Sunset Ave, Windsor, ON N9B 3P4, Canada
基金
加拿大自然科学与工程研究理事会;
关键词
Network-on-Chip (NoC); Field Programmable Gated Array (FPGA); NoC router; NoC synthesis;
D O I
10.1016/j.micpro.2017.04.008
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Rapid growth in the number of Intellectual Property (IP) cores in System-on-Chip (SoC) resulted in the need for effective and scalable interconnect scheme for system components - Network-on-Chip (NoC). Router is a key component in an NoC design that impacts the overall area utilization. It is crucial to evaluate the area efficiency of NoC routers. In this paper, we evaluate and compare two recent NoC routers for Field Programmable Gated Arrays (FPGAs). The first one is generated using the automated NoC synthesis tool CONfigurable NEtwork Creation Tool (CONNECT). The second one is an NoC router manually designed using VHDL and synthesized Altera Quartus II CAD tool. Three NoC topologies namely ring, mesh and torus are used for evaluating the two routers based on area utilization metric. The routers are evaluated by varying the node sizes from 4 to 16 for each topology. For smaller NoC topologies, CONNECT router uses less area but as the NoC size increases manual router design provides up to 85% reduction in area utilization. The results presented in this paper will be useful to designers interested in NoC implementation on FPGAs. (C) 2017 Elsevier B.V. All rights reserved.
引用
收藏
页码:134 / 141
页数:8
相关论文
共 19 条
[1]  
Abba Sani, 2013, 2013 Fifth International Conference on Computational Intelligence, Modelling and Simulation (CIMSim), P364, DOI 10.1109/CIMSim.2013.65
[2]  
Altera Corporation, 2009, ALT AV INT SPEC
[3]  
Altera Corporation, 2009, QUART 2 HDB VERS 9 1
[4]  
Brugge Michael, 2009, THESIS
[5]   A Performance Enhancing Hybrid Locally Mesh Globally Star NoC Topology [J].
Das, Tuhin Subhra ;
Ghosal, Prasun ;
Mohanty, Saraju P. ;
Kougianos, Elias .
GLSVLSI'14: PROCEEDINGS OF THE 2014 GREAT LAKES SYMPOSIUM ON VLSI, 2014, :69-70
[6]  
Imbewa A, 2013, MIDWEST SYMP CIRCUIT, P445, DOI 10.1109/MWSCAS.2013.6674681
[7]  
Jetly Krunal, 2013, THESIS
[8]  
Kwa J, 2012, 2012 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT'12), P71, DOI 10.1109/FPT.2012.6412115
[9]   Outstanding Research Problems in NoC Design: System, Microarchitecture, and Circuit Perspectives [J].
Marculescu, Radu ;
Ogras, Umit Y. ;
Peh, Li-Shiuan ;
Jerger, Natalie Enright ;
Hoskote, Yatin .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (01) :3-21
[10]  
Mirza-Aghatabar M, 2007, DSD 2007: 10TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN ARCHITECTURES, METHODS AND TOOLS, PROCEEDINGS, P19, DOI 10.1109/DSD.2007.4341445