Design of two-terminal-electrode vertical thyristor as cross-point memory cell without selector

被引:7
|
作者
Song, Seung-Hyun [1 ]
Kim, Min-Won [1 ]
Yoo, Sang-Dong [1 ]
Shim, Tae-Hun [1 ]
Park, Jea-Gun [1 ]
机构
[1] Hanyang Univ, Dept Elect Comp Engn, Seoul 04763, South Korea
关键词
D O I
10.1063/1.5040426
中图分类号
O59 [应用物理学];
学科分类号
摘要
We proposed a two-terminal-electrode vertical thyristor and investigated its suitability as a cross point memory cell without a selector from the viewpoints of p(+)- and n(+)-base region width and a vertically stacked doped-epitaxial-Si layer structure such as p(++)-emitter/n(+)-base/p(+)-base/n(++)-emitter or n(++)-emitter/p(+)-base/n(+)-base/p(++)-emitter. The proper p(+)- and n(+)-base-region width (i.e., 160 nm) and p(++)emitter/n(+)-base/p(+)-base/n(++)-emitter layer structure could enable the development of a cross-point memory cell using the half bias concept by preventing misfit dislocations at the junctions between the n(++)-emitter and p(+)-base or n(+)-base and p(++)-emitter. It was also found that generation of the misfit dislocations originating from B or P atom segregation at junctions during doped-Si epitaxial-layer growth enhanced the strain at the junctions. The misfit dislocations at the junctions were produced when the strain at the junctions was greater than similar to 4 x 10(-4). Published by AIP Publishing.
引用
收藏
页数:5
相关论文
共 50 条
  • [41] Cell Design Considerations for Ovonic Threshold Switch-Based 3-D Cross-Point Array
    Ban, Sanghyun
    Lee, Jangseop
    Kim, Taehoon
    Hwang, Hyunsang
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (03) : 1034 - 1041
  • [42] Superb Endurance and Appropriate Vth of PCM Pillar Cell using Buffer Layer for 3D Cross-Point Memory
    Gong, N.
    Chien, W. C.
    Ray, A.
    Gignac, L. M.
    Yeh, C. W.
    Yang, C. H.
    Bruce, R. L.
    Cheng, H. Y.
    Kim, W.
    Kuo, I. T.
    Cheng, C. W.
    Carta, F.
    Papalia, J. M.
    Lai, E. K.
    Lung, H. L.
    BrightSky, M.
    2019 IEEE 11TH INTERNATIONAL MEMORY WORKSHOP (IMW 2019), 2019, : 24 - 27
  • [43] Cross-Point Arrays with Low-Power ITO-HfO2 Resistive Memory Cells Integrated on Vertical III-V Nanowires
    Persson, Karl-Magnus
    Mamidala, Saketh Ram
    Kilpi, Olli-Pekka
    Borg, Mattias
    Wernersson, Lars-Erik
    ADVANCED ELECTRONIC MATERIALS, 2020, 6 (06)
  • [44] 1.8-V nanospeed R/W module for 64-kB cross-point cell magnetic random access memory
    Li, SC
    Lee, JM
    Su, JR
    Wu, TH
    IEEE TRANSACTIONS ON MAGNETICS, 2005, 41 (02) : 909 - 911
  • [45] HfOx-Based Vertical Resistive Switching Random Access Memory Suitable for Bit-Cost-Effective Three-Dimensional Cross-Point Architecture
    Yu, Shimeng
    Chen, Hong-Yu
    Gao, Bin
    Kang, Jinfeng
    Wong, H. -S. Philip
    ACS NANO, 2013, 7 (03) : 2320 - 2325
  • [46] A Variation-Tolerant, Sneak-Current-Compensated Readout Scheme for Cross-Point Memory Based on Two-Port Sensing Technique
    Bae, Woorham
    Yoon, Kyung Jean
    Song, Taeksang
    Nikolic, Borivoje
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (12) : 1839 - 1843
  • [47] Cross-point phase change memory with 4F2 cell size driven by low-contact-resistivity poly-Si diode
    Sasago, Y.
    Kinoshita, M.
    Morikawa, T.
    Kurotsuchi, K.
    Hanzawa, S.
    Mine, T.
    Shima, A.
    Fujisaki, Y.
    Kume, H.
    Moriya, H.
    Takaura, N.
    Torii, K.
    2009 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2009, : 24 - +
  • [48] A 4F2 Vertical Gate-all-around Nanowire Compute-in-memory Device Integrated in (1T1R) Cross-Point Arrays on Silicon
    Ram, Mamidala Saketh
    Persson, Karl-Magnus
    Wernersson, Lars-Erik
    2022 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW), 2022,
  • [49] Dual-Storage-Port Nonvolatile SRAM Based on Back-End-of-the-Line Processed Hf0.5Zr0.5O Ferroelectric Capacitors Towards 3D Selector-Free Cross-Point Memory
    Jiang, Hao
    Li, Owen
    Chen, Wenliang
    Ma, T. P.
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2020, 8 : 935 - 938
  • [50] High-performance, cost-effective 2z nm two-deck cross-point memory integrated by self-align scheme for 128 Gb SCM
    Kim, Taehoon
    Choi, Hyejung
    Kim, Myoungsub
    Yi, Jaeyun
    Kim, Donghoon
    Cho, Sunglae
    Lee, Hyunmin
    Hwang, Changyoun
    Hwang, Eung-Rim
    Song, Jeongho
    Chae, Sujin
    Chun, Yunseok
    Kim, Jin-Kook
    2018 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2018,