A Cost-Effective Fault Tolerance Technique for Functional TSV in 3-D ICs

被引:21
作者
Reddy, Raviteja P. [1 ]
Acharyya, Amit [1 ]
Khursheed, Saqib [2 ]
机构
[1] IIT Hyderabad, Dept Elect Engn, Hyderabad 502285, Andhra Prades, India
[2] Univ Liverpool, Dept Elect Engn & Elect, Liverpool L69 3BX, Merseyside, England
关键词
3-D IC; fault tolerance; through-silicon via (TSV); time division multiplexing access (TDMA); yield; RESISTIVE OPEN; OPEN DEFECTS; DELAY TEST; DESIGN;
D O I
10.1109/TVLSI.2017.2681703
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Regular and redundant through-silicon via (TSV) interconnects are used in fault tolerance techniques of 3-D IC. However, the fabrication process of TSVs results in defects that reduce the yield and reliability of TSVs. On the other hand, each TSV is associated with a significant amount of on-chip area overhead. Therefore, unlike the state-of-the-art fault tolerance architectures, here we propose the time division multiplexing access (TDMA)-based fault tolerance technique without using any redundant TSVs, which reduces the area overhead and enhances the yield. In the proposed technique, by means of TDMA, we reroute the signal through defect-free TSV. Subsequently, an architecture based on the proposed technique has been designed, evaluated, and validated on logic-on-logic 3-D IWLS'05 benchmark circuits using 130-nm technology node. The proposed technique is found to reduce the area overhead by 28.70%-40.60%, compared to the state-of-the-art architectures and results in a yield of 98.9%-99.8%.
引用
收藏
页码:2071 / 2080
页数:10
相关论文
共 50 条
  • [31] The Most Cost-Effective Integrator (TSV Interposer) for 3D IC Integration System-in-Package (SiP)
    Lau, John H.
    PROCEEDINGS OF THE ASME PACIFIC RIM TECHNICAL CONFERENCE AND EXHIBITION ON PACKAGING AND INTEGRATION OF ELECTRONIC AND PHOTONIC SYSTEMS, MEMS AND NEMS 2011, VOL 1, 2012, : 53 - 63
  • [32] Cellular Structure-Based Fault-Tolerance TSV Configuration in 3D-IC
    Xu, Qi
    Sun, Wenhao
    Chen, Song
    Kang, Yi
    Wen, Xiaoqing
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2022, 41 (05) : 1196 - 1208
  • [33] Test-Architecture Optimization and Test Scheduling for TSV-Based 3-D Stacked ICs
    Noia, Brandon
    Chakrabarty, Krishnendu
    Goel, Sandeep Kumar
    Marinissen, Erik Jan
    Verbree, Jouke
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (11) : 1705 - 1718
  • [34] Capacitive and Inductive TSV-to-TSV Resilient Approaches for 3D ICs
    Yaghini, Pooria M.
    Eghbal, Ashkan
    Yazdi, Siavash S.
    Bagherzadeh, Nader
    Green, Michael M.
    IEEE TRANSACTIONS ON COMPUTERS, 2016, 65 (03) : 693 - 705
  • [35] Hierarchical Active Voltage Regulation for Heterogeneous TSV 3D-ICs
    Huang, Po-Tsang
    Tsai, Tzung-Han
    Yang, Po-Jen
    Hwang, Wei
    Chen, Hung-Ming
    2020 IEEE 33RD INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2020, : 242 - 247
  • [36] High-Frequency Analysis of Embedded Microfluidic Cooling Within 3-D ICs Using a TSV Testbed
    Oh, Hanju
    Zhang, Xuchen
    May, Gary S.
    Bakir, Muhannad S.
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 68 - 73
  • [37] Supporting Cost-Effective Fault Tolerance in Distributed Message-Passing Applications with File Operations
    Jinsong Ouyang
    Piyush Maheshwari
    The Journal of Supercomputing, 1999, 14 : 207 - 232
  • [38] ATT-TA: A Cooperative Multiagent Deep Reinforcement Learning Approach for TSV Assignment in 3-D ICs
    Guan, Wenbo
    Tang, Xiaoyan
    Lu, Hongliang
    Zhang, Yuming
    Zhang, Yimen
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (12) : 1905 - 1917
  • [39] Frequency-Dependent Characteristics and Parametric Modeling of the Silicon Substrate in TSV-Based 3-D ICs
    Zhao, Yingbo
    Fan, Qingyang
    IEEE ACCESS, 2022, 10 : 134349 - 134355
  • [40] A Holistic Analysis of Circuit Performance Variations in 3-D ICs With Thermal and TSV-Induced Stress Considerations
    Marella, Sravan K.
    Sapatnekar, Sachin S.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (07) : 1308 - 1321