A Cost-Effective Fault Tolerance Technique for Functional TSV in 3-D ICs

被引:21
|
作者
Reddy, Raviteja P. [1 ]
Acharyya, Amit [1 ]
Khursheed, Saqib [2 ]
机构
[1] IIT Hyderabad, Dept Elect Engn, Hyderabad 502285, Andhra Prades, India
[2] Univ Liverpool, Dept Elect Engn & Elect, Liverpool L69 3BX, Merseyside, England
关键词
3-D IC; fault tolerance; through-silicon via (TSV); time division multiplexing access (TDMA); yield; RESISTIVE OPEN; OPEN DEFECTS; DELAY TEST; DESIGN;
D O I
10.1109/TVLSI.2017.2681703
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Regular and redundant through-silicon via (TSV) interconnects are used in fault tolerance techniques of 3-D IC. However, the fabrication process of TSVs results in defects that reduce the yield and reliability of TSVs. On the other hand, each TSV is associated with a significant amount of on-chip area overhead. Therefore, unlike the state-of-the-art fault tolerance architectures, here we propose the time division multiplexing access (TDMA)-based fault tolerance technique without using any redundant TSVs, which reduces the area overhead and enhances the yield. In the proposed technique, by means of TDMA, we reroute the signal through defect-free TSV. Subsequently, an architecture based on the proposed technique has been designed, evaluated, and validated on logic-on-logic 3-D IWLS'05 benchmark circuits using 130-nm technology node. The proposed technique is found to reduce the area overhead by 28.70%-40.60%, compared to the state-of-the-art architectures and results in a yield of 98.9%-99.8%.
引用
收藏
页码:2071 / 2080
页数:10
相关论文
共 50 条
  • [21] Cost-effective Lithography for TSV-Structures
    Vogler, Uwe
    Windrich, Frank
    Schenke, Andreas
    Voelkel, Reinhard
    Boettcher, Matthias
    Zoberbier, Ralph
    2011 IEEE 61ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2011, : 1407 - 1411
  • [22] Co-optimization of fault tolerance, wirelength and temperature mitigation in TSV-based 3D ICs
    Zhao, Yi
    Khursheed, Saqib
    Al-Hashimi, Bashir M.
    Zhao, Zhiwen
    2016 IFIP/IEEE INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2016,
  • [23] Scan Test of Die Logic in 3-D ICs Using TSV Probing
    Noia, Brandon
    Panth, Shreepad
    Chakrabarty, Krishnendu
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (02) : 317 - 330
  • [24] ACute3D: A Compact, Cost-Effective, 3-D Printed Laser Autocollimator
    Meng, Qingxin
    Stirling, Julian
    Wadsworth, William J.
    Bowman, Richard W.
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2022, 71
  • [25] TSV-Cluster Defect Tolerance Using Tree-Based Redundancy for Yield Improvement of 3-D ICs
    Maity, Dilip Kumar
    Roy, Surajit Kumar
    Giri, Chandan
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2021, 40 (08) : 1500 - 1510
  • [26] Intra-Channel Reconfigurable Interface for TSV and Micro Bump Fault Tolerance in 3-D RAMs
    Wu, Kuan-Te
    Li, Jin-Fu
    Yu, Yun-Chao
    Hou, Chih-Sheng
    Yang, Chi-Chun
    Kwai, Ding-Ming
    Chou, Yung-Fa
    Lo, Chih-Yen
    2014 IEEE 23RD ASIAN TEST SYMPOSIUM (ATS), 2014, : 143 - 148
  • [27] Power, Performance, and Cost Comparisons of Monolithic 3D ICs and TSV-based 3D ICs
    Nayak, Deepak Kumar
    Banna, Srinivasa
    Samal, Sandeep Kumar
    Lim, Sung Kyu
    2015 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2015,
  • [28] Cost-Effective Integration of Three-Dimensional (3D) ICs Emphasizing Testing Cost Analysis
    Chen, Yibo
    Niu, Dimin
    Xie, Yuan
    Chakrabarty, Krishnendu
    2010 IEEE AND ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2010, : 471 - 476
  • [29] Fabrication Cost Analysis for Contactless 3-D ICs
    Papistas, Ioannis A.
    Pavlidis, Vasilis F.
    Velenis, Dimitrios
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (05) : 758 - 762
  • [30] Power Delivery Network Design for Wiring and TSV Resource Minimization in TSV-Based 3-D ICs
    Wei, Shu-Han
    Lee, Yu-Min
    Ho, Chia-Tung
    Sun, Chih-Ting
    Cheng, Liang-Chia
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,