Implementation of viterbi decoder for WCDMA system

被引:0
|
作者
Azim, Choudhry Fahad [1 ]
Ghazanfar Monir, S. M.
机构
[1] Nanyang Technol Univ, Singapore 639798, Singapore
[2] Fast Natl Univ, Karachi, Pakistan
来源
Proceedings of the INMIC 2005: 9th International Multitopic Conference - Proceedings | 2005年
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper describes the implementation of soft-decision Viterbi decoder on TMS320C62x DSP. In this work a soft-decision Viterbi decoder is implemented on code rate 113 and constraint length 9. Originally the aim is to achieve a decoding rate of 32Kbps as per WCDMA IS-95 standard recommendation, which also employs a convolutional encoder with 8 trellis states and, Viterbi decoder with 256 states in the trellis. Presently there are numerous standards for digital cellular systems, especially when considering the third generation system. Each of these contains operation modes utilizing convolutional coding which is usually decoded via Viterbi decoder. In each standard there are different formulations of this coding with each form imparting requirements upon the decoder. This gives rise the need for Viterbi decoders with highly flexible capabilities. Realizing such flexibilities in DSP software is straightforward. This paper presents a flexible Viterbi decoder constructed to operate as a loosely coupled coprocessor for the DSP. Single shift register convolutional codes with 1/In code rates are targeted. Some application of the implemented decoder and the bottlenecks in the implementation have also been discussed
引用
收藏
页码:365 / 367
页数:3
相关论文
共 50 条
  • [41] Implementation of the modified state mapping Viterbi decoder with Radix-4
    Byun, Sungwoo
    Lee, Seungbeom
    Park, Sin-Chong
    2006 10TH INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY, VOLS 1 AND 2, PROCEEDINGS, 2006, : 953 - +
  • [42] A FPGA implementation of a parallel Viterbi decoder for block cyclic and convolution codes
    Reeve, JS
    Amarasinghe, K
    2004 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS, VOLS 1-7, 2004, : 2596 - 2599
  • [43] Physical Implementation of an ASIC-Oriented SRAM-Based Viterbi Decoder
    Rocha, Leandro M. G.
    Paim, Guilherme
    Santana, Gustavo M.
    Abreu, Brunno A.
    Ferreira, Rafael
    da Costa, Eduardo A. C.
    Bampi, Sergio
    2017 24TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2017, : 526 - 529
  • [44] Modified Viterbi Decoder for Hmm Based Speech Recognition System
    Kumar, Y. Rajeev
    Babu, A. Venkatesh
    Kumar, K. A. Naveen
    Alex, John Sahaya Rani
    2014 INTERNATIONAL CONFERENCE ON CONTROL, INSTRUMENTATION, COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICCICCT), 2014, : 470 - 474
  • [45] Accelerating Viterbi decoder simulations
    Hardin, Tom
    Gardner, Steve
    Electronic Engineering (London), 1999, 71 (866): : 69 - 76
  • [47] Design and Implementation of List-of-2 Viterbi Decoder with VHDL and its Application
    Tuntoolavest, Usana
    Noradee, Pongpisut
    ECTI-CON: 2009 6TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING/ELECTRONICS, COMPUTER, TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY, VOLS 1 AND 2, 2009, : 910 - 913
  • [48] DSP-based implementation of soft Viterbi decoder for power line communications
    Bali, Mohamed Chaker
    Rebai, Chiheb
    2014 IEEE 11TH CONSUMER COMMUNICATIONS AND NETWORKING CONFERENCE (CCNC), 2014,
  • [49] Accelerating viterbi decoder simulations
    Hardin, T
    Gardner, S
    ELECTRONIC ENGINEERING, 1999, 71 (866): : 69 - +
  • [50] An improved low power Viterbi decoder in system-on-chips
    Gao, Rong
    Tang, Li-Xing
    Cao, Shan
    PROCEEDINGS OF THE 2ND ANNUAL INTERNATIONAL CONFERENCE ON ELECTRONICS, ELECTRICAL ENGINEERING AND INFORMATION SCIENCE (EEEIS 2016), 2016, 117 : 299 - 306