Comparison between random and pseudo-random generation for BIST of delay, stuck-at and bridging faults

被引:15
作者
Girard, P [1 ]
Landrault, C [1 ]
Pravossoudovitch, S [1 ]
Virazel, A [1 ]
机构
[1] Univ Montpellier 2, UMR 5506, CNRS 161, Lab Informat Robot & Microelect, F-34392 Montpellier 05, France
来源
6TH IEEE INTERNATIONAL ON-LINE TESTING WORKSHOP, PROCEEDINGS | 2000年
关键词
D O I
10.1109/OLT.2000.856623
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
The combination of higher quality requirements and sensitivity of high performance circuits to delay defects has led to an increasing emphasis on delay testing of VLSI circuits. As delay testing using external testers requires expensive ATE, built-in self test (BIST) is an alternative technique that can significantly reduce the test cost. The generation of test patterns in this case is usually pseudorandom (produced from an LFSR), and it has been proven that Single Input Change (SIC) test sequences are more effective than classical Multiple Input Change (MIC) test sequences rr hen a high robust delay fault coverage is targeted In this paper, we first question the use of a pseudo-random generation to produce effective delay test pairs. We demonstrate that using truly random test pairs (produced from a software generation) to test path delay, faults in a given circuit produces higher delay fault coverage than that obtained with pseudo-random test pairs obtained from a classical primitive LFSR. Next, rye show that the sa,ne conclusion can be drawn when stuck-at or bridging fault coverage is targeted rather delay fault coverage. A modified hardware TPG structure allowing the generation of truly random test patterns is introduced at the end of the paper.
引用
收藏
页码:121 / 126
页数:6
相关论文
共 19 条
[1]  
ABRAHAM JA, 1985, IEEE INT S CIRC SYST, P1297
[2]  
Abramovici M, 1990, DIGITAL SYSTEMS TEST
[3]  
BRGLEZ F, 1989, INT S CIRC SYST, P1929
[4]  
CHEN C, 1994, IEEE EUR DES TEST C, P289
[5]  
CHENG KT, 1993, INTERNATIONAL TEST CONFERENCE 1993 PROCEEDINGS, P954, DOI 10.1109/TEST.1993.470604
[6]  
CREPAUXMOTTE S, 1996, IEEE VLSI TEST S, P308
[7]  
DAVID R, 1998, RANDOM TESTING DIGIT
[8]  
FURUTA K, 1994, IEEE VLSI TEST S, P242
[9]   An optimized BIST test pattern generator for delay testing [J].
Girard, P ;
Landrault, C ;
Moreda, V ;
Pravossoudovitch, S .
15TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1997, :94-100
[10]  
KOEPPE S, 1986, P INT TEST C, P530