Hipernetch: High-Performance FPGA Network Switch

被引:3
作者
Papaphilippou, Philippos [1 ]
Meng, Jiuxi [1 ]
Gebara, Nadeen [1 ]
Luk, Wayne [1 ]
机构
[1] Imperial Coll, Dept Comp, London, England
基金
英国工程与自然科学研究理事会;
关键词
Network switch; FPGA; round-robin; arbiter; scheduling algorithms; sorting network applications; stream processing; OUTPUT-QUEUED SWITCH; EMULATION;
D O I
10.1145/3477054
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present Hipernetch, a novel FPGA-based design for performing high-bandwidth network switching. FPGAs have recently become more popular in data centers due to their promising capabilities for a wide range of applications. With the recent surge in transceiver bandwidth, they could further benefit the implementation and refinement of network switches used in data centers. Hipernetch replaces the crossbar with a "combined parallel round-robin arbiter". Unlike a crossbar, the combined parallel round-robin arbiter is easy to pipeline, and does not require centralised iterative scheduling algorithms that try to fit too many steps in a single or a few FPGA cycles. The result is a network switch implementation on FPGAs operating at a high frequency and with a low port-to-port latency. Our proposed Hipernetch architecture additionally provides a competitive switching performance approaching output-queued crossbar switches. Our implemented Hipernetch designs exhibit a throughput that exceeds 100 Gbps per port for switches of up to 16 ports, reaching an aggregate throughput of around 1.7 Tbps.
引用
收藏
页数:31
相关论文
共 63 条
[1]  
Abdelfattah MohamedS., 2015, FPGA, P98, DOI DOI 10.1145/2684746.2689074
[2]  
Ahmadi H., 1989, International Journal of Digital and Analog Cabled Systems, V2, P277, DOI 10.1002/dac.4520020411
[3]   A scalable, commodity data center network architecture [J].
Al-Fares, Mohammad ;
Loukissas, Alexander ;
Vahdat, Amin .
ACM SIGCOMM COMPUTER COMMUNICATION REVIEW, 2008, 38 (04) :63-74
[4]   pFabric: Minimal Near-Optimal Datacenter Transport [J].
Alizadeh, Mohammad ;
Yang, Shuang ;
Sharif, Milad ;
Katti, Sachin ;
McKeown, Nick ;
Prabhakar, Balaji ;
Shenker, Scott .
ACM SIGCOMM COMPUTER COMMUNICATION REVIEW, 2013, 43 (04) :435-446
[5]   HIGH-SPEED SWITCH SCHEDULING FOR LOCAL-AREA NETWORKS [J].
ANDERSON, TE ;
OWICKI, SS ;
SAXE, JB ;
THACKER, CP .
ACM TRANSACTIONS ON COMPUTER SYSTEMS, 1993, 11 (04) :319-352
[6]  
[Anonymous], 2011, PROC IEEE INT C COMM
[7]  
Arista Networks Inc., 2019, 7800R3 SER DAT CTR S
[8]  
Batcher K. E., 1968, P AM FEDERATION INFO, V32, P307, DOI DOI 10.1145/1468075.1468121
[9]   Efficient and Programmable Ethernet Switching with a NoC-Enhanced FPGA [J].
Bitar, Andrew ;
Cassidy, Jeffrey ;
Jerger, Natalie Enright ;
Betz, Vaughn .
TENTH 2014 ACM/IEEE SYMPOSIUM ON ARCHITECTURES FOR NETWORKING AND COMMUNICATIONS SYSTEMS (ANCS'14), 2014, :89-100
[10]  
Bundala D, 2014, LECT NOTES COMPUT SC, V8370, P236, DOI 10.1007/978-3-319-04921-2_19