Reliability analysis of Junction-less Double Gate (JLDG) MOSFET for analog/RF circuits for high linearity applications

被引:21
作者
Abhinav [1 ]
Rai, Sanjeev [1 ]
机构
[1] Motilal Nehru Natl Inst Technol, Allahabad 211004, Uttar Pradesh, India
来源
MICROELECTRONICS JOURNAL | 2017年 / 64卷
关键词
Gate misalignment; ZTC; Linear distortion analysis; Thermal stability; THRESHOLD VOLTAGE MODEL; DRAIN CURRENT; TRANSISTORS; SIMULATION; SOI; PERFORMANCE;
D O I
10.1016/j.mejo.2017.04.009
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Junctionless double gate (JLDG) MOSFET in sub nano meter regime has been the preferred choice for researchers as the leakage current in a JLDG MOSFET is significantly less compared to junction based double gate (DG) MOSFET. Also since the conduction mechanism in JLDG MOSFET is bulk conduction instead of surface channel conduction, the short channel effects (SCEs) get significantly reduced. In this research paper, major reliability issues concerning JLDG MOSFET has been studied and discussed. This research paper considers the gate misalignment effect and analysis of the thermal stability by subjecting the temperature variation from 200 K to 500 K. Gate misalignments is one of the major reliability issues and with enhancement in second order effects, it causes reduction in on current that degrades the performance of a JLDG MOSFET. The alignment between front and back gate critically influences the performance of a JLDG device. Misalignment effect in the device occurs due to shift in the back gate either towards the drain side or the source side. The gate misalignment therefore introduces some non-ideal effects from overlap or non-overlap regions. Thermal stability of the device has been tested for operating the device over a wide range of temperatures ranging from 200 K to 500 K, so that the effect of temperature on the performance issues remains limited. Further, the analog/RF performance parameters have been evaluated and linearity distortion analysis due to gate misalignment effect in terms of major performance matrices has been investigated. The investigated results show that there exist a thermally stable point in and around which if the device operates would be more stable.
引用
收藏
页码:60 / 68
页数:9
相关论文
共 25 条
  • [1] Compact model for short-channel symmetric double-gate junctionless transistors
    Avila-Herrera, F.
    Cerdeira, A.
    Paz, B. C.
    Estrada, M.
    Iniguez, B.
    Pavanello, M. A.
    [J]. SOLID-STATE ELECTRONICS, 2015, 111 : 196 - 203
  • [2] A Novel Quasi-3-D Threshold Voltage Model for Fully Depleted Quadruple-Gate (FDQG) MOSFETs: With Equivalent Number of Gates (ENG) Included
    Chiang, Te-Kuang
    [J]. IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2013, 12 (06) : 1022 - 1025
  • [3] Colinge JP, 2010, NAT NANOTECHNOL, V5, P225, DOI [10.1038/nnano.2010.15, 10.1038/NNANO.2010.15]
  • [4] Colinge JP, 2009, P IEEE INT SOI C
  • [5] Analytical models for the electric potential, threshold voltage and drain current of long-channel junctionless double-gate transistors
    Ding, Zhihao
    Hu, Guangxi
    Liu, Ran
    Wang, Lingli
    Hu, Shuyan
    Zhou, Xing
    [J]. JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2013, 62 (08) : 1188 - 1193
  • [6] An Investigation of Linearity Performance and Intermodulation Distortion of GME CGT MOSFET for RFIC Design
    Ghosh, Pujarini
    Haldar, Subhasis
    Gupta, R. S.
    Gupta, Mridula
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (12) : 3263 - 3268
  • [8] Analytical Models for Electric Potential, Threshold Voltage, and Subthreshold Swing of Junctionless Surrounding-Gate Transistors
    Hu, Guangxi
    Xiang, Ping
    Ding, Zhihao
    Liu, Ran
    Wang, Lingli
    Tang, Ting-Ao
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (03) : 688 - 695
  • [9] Analytical model for ultra-thin body junctionless symmetric double gate MOSFETs in subthreshold regime
    Jazaeri, F.
    Barbut, L.
    Koukab, A.
    Sallese, J. -M.
    [J]. SOLID-STATE ELECTRONICS, 2013, 82 : 103 - 110
  • [10] Modeling of nanoscale gate-all-around MOSFETs
    Jiménez, D
    Sáenz, JJ
    Iñíguez, B
    Suñé, J
    Marsal, LF
    Pallarès, J
    [J]. IEEE ELECTRON DEVICE LETTERS, 2004, 25 (05) : 314 - 316