Jitter characteristic in charge recovery resonant clock distribution

被引:17
|
作者
Mesgarzadeh, Behzad [1 ]
Hansson, Martin
Alvandpour, Atila
机构
[1] Sharif Univ Technol, Tehran, Iran
[2] Linkoping Univ, Linkoping, Sweden
[3] Linkoping Univ, Dept Elect Engn, S-58183 Linkoping, Sweden
关键词
charge recovery resonant clocking; clock distribution network; jitter peaking; jitter suppression; low power;
D O I
10.1109/JSSC.2007.896691
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper is focused on analysis and suppression of clock jitter in charge recovery resonant clock distribution networks. In the presented analysis, by considering the data-dependent nature of the generated jitter, the reason for the undesired jitter-peaking phenomenon is investigated. The analysis has been verified by measurements on a test chip fabricated in 0.13-mu m standard CMOS process. The chip includes a fully integrated 1.5-GHz LC clock resonator with a passive (bufferless) clock distribution network, which directly drives the clocked devices in pipelined data path circuits. Furthermore, a jitter suppression technique based on injection locking is presented. Measurement results show about 50% peak-to-peak clock jitter reduction from 28.4 ps down to 14.5 ps after injection locking.
引用
收藏
页码:1618 / 1625
页数:8
相关论文
共 50 条
  • [31] BER estimation for serial links based on jitter spectrum and clock recovery characteristics
    Hong, D
    Ong, CK
    Cheng, KT
    INTERNATIONAL TEST CONFERENCE 2004, PROCEEDINGS, 2004, : 1138 - 1147
  • [32] High Speed Clock and Data Recovery Circuit with Novel Jitter Reduction Technique
    Desai, Kunal
    Nagulapalli, Rajasekhar
    Krishna, Vijay
    Palwai, Rajkumar
    Venkatesan, Pravin Kumar
    Khawshe, Vijay
    23RD INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2010, : 300 - 305
  • [33] Jitter transfer analysis of tracked oversampling techniques for multigigabit clock and data recovery
    Choi, YD
    Jeong, DK
    Kim, WC
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2003, 50 (11) : 775 - 783
  • [34] A low jitter 1.25GHz CMOS analog PLL for clock recovery
    Wu, L
    Black, WC
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : 167 - 170
  • [35] JITTER AND CLOCK RECOVERY FOR PERIODIC TRAFFIC IN BROAD-BAND PACKET NETWORKS
    SINGH, RP
    LEE, SH
    KIM, CK
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1994, 42 (05) : 2189 - 2196
  • [36] DESIGN AND ANALYSIS OF A JITTER-FREE CLOCK RECOVERY SCHEME FOR QAM SYSTEMS
    DANDREA, NA
    LUISE, M
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1993, 41 (09) : 1296 - 1299
  • [37] Practical measurement of timing jitter contributed by a clock-and-data recovery circuit
    Pease, C
    Babic, D
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (01) : 119 - 126
  • [38] Novel Decimation Topology with Improved Jitter Performance for Clock and Data Recovery Systems
    Allam, Muhamed F.
    Abdelrahman, Ahmed
    Omran, Hesham
    Ibrahim, Sameh A.
    2021 19TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2021,
  • [39] Testing tells how well clock-recovery circuits counteract jitter
    LeCheminant, GD
    EDN, 1996, 41 (09) : 143 - &
  • [40] A statistical jitter tolerance estimation applied for clock and data recovery using oversampling
    Yin, Jing
    Zeng, Lie-Guang
    TENCON 2006 - 2006 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2006, : 1933 - +