Jitter characteristic in charge recovery resonant clock distribution

被引:17
|
作者
Mesgarzadeh, Behzad [1 ]
Hansson, Martin
Alvandpour, Atila
机构
[1] Sharif Univ Technol, Tehran, Iran
[2] Linkoping Univ, Linkoping, Sweden
[3] Linkoping Univ, Dept Elect Engn, S-58183 Linkoping, Sweden
关键词
charge recovery resonant clocking; clock distribution network; jitter peaking; jitter suppression; low power;
D O I
10.1109/JSSC.2007.896691
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper is focused on analysis and suppression of clock jitter in charge recovery resonant clock distribution networks. In the presented analysis, by considering the data-dependent nature of the generated jitter, the reason for the undesired jitter-peaking phenomenon is investigated. The analysis has been verified by measurements on a test chip fabricated in 0.13-mu m standard CMOS process. The chip includes a fully integrated 1.5-GHz LC clock resonator with a passive (bufferless) clock distribution network, which directly drives the clocked devices in pipelined data path circuits. Furthermore, a jitter suppression technique based on injection locking is presented. Measurement results show about 50% peak-to-peak clock jitter reduction from 28.4 ps down to 14.5 ps after injection locking.
引用
收藏
页码:1618 / 1625
页数:8
相关论文
共 50 条
  • [1] Jitter characteristic in resonant clock distribution
    Mesgarzadeh, Behzad
    Hansson, Martin
    Alvandpour, Atila
    ESSCIRC 2006: PROCEEDINGS OF THE 32ND EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2006, : 464 - +
  • [2] Jitter peaking investigation in charge pump based clock and data recovery circuits
    Amlashi, Farshid Samii
    Abrishamifar, Adib
    Atani, Reza Ebrahimi
    2007 AFRICON, VOLS 1-3, 2007, : 288 - 292
  • [3] A Low-jitter Phase-locked Resonant Clock Generation and Distribution Scheme
    Mandal, Ayan
    Bollapalli, Kalyana C.
    Jayakumar, Nikhil
    Khatri, Sunil P.
    Mahaptra, Rabi N.
    2013 IEEE 31ST INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2013, : 487 - 490
  • [4] Jitter in a wireless clock distribution system
    Dickson, T
    Floyd, B
    O, K
    PROCEEDINGS OF THE IEEE 2002 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2002, : 154 - 156
  • [5] Analysis of jitter in clock distribution networks
    Darapu, R
    Zhang, CW
    Forbes, L
    2004 IEEE WORKSHOP ON MICROELECTRONIC AND ELECTRON DEVICES, 2004, : 45 - 47
  • [6] Jitter impact on clock distribution in LHC experiments
    Baron, S.
    Mastoridis, T.
    Troska, J.
    Baudrenghien, P.
    JOURNAL OF INSTRUMENTATION, 2012, 7
  • [7] A Low-Jitter Video Clock Recovery Circuit
    Ali, Hossam
    Hegazi, Emad
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 2326 - 2329
  • [8] Jitter tolerant clock recovery for coherent optical receivers
    Fludger, C. R. S.
    Duthel, T.
    Hermann, P.
    Kupfer, T.
    2013 OPTICAL FIBER COMMUNICATION CONFERENCE AND EXPOSITION AND THE NATIONAL FIBER OPTIC ENGINEERS CONFERENCE (OFC/NFOEC), 2013,
  • [9] Clock jitter impact on the performance of general charge sampling amplifiers
    Cenkeramaddi, Linga Reddy
    Ytterdal, Trond
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2010, 63 (01) : 93 - 100
  • [10] Clock jitter impact on the performance of general charge sampling amplifiers
    Linga Reddy Cenkeramaddi
    Trond Ytterdal
    Analog Integrated Circuits and Signal Processing, 2010, 63 : 93 - 100