Efficient design error correction of digital circuits

被引:10
|
作者
Hoffmann, DW [1 ]
Kropf, T [1 ]
机构
[1] Univ Tubingen, Dept Comp Engn, D-72076 Tubingen, Germany
关键词
D O I
10.1109/ICCD.2000.878324
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Equivalence checking of two circuits is performed at several stages in the design cycle of hardware designs and various commercial equivalence checkers, mostly based on Boolean logic, are already in the market. Design Error Diagnosis and Correction (DEDC) methods come into play when equivalence checking has proven two circuits to be different in many cases, DEDC methods can locate and correct design errors fully automatically. In this paper,ve present an efficient symbolic method for automatic error correction of both combinational and synchronous sequential circuits. We first address the problem of receiving combinational circuits and then show how the problem of rectifying sequential circuits can be reduced to a combinational problem without unrolling the combinational logic parts. In addition, rye introduce several optimizations to our algorithm. All optimizations are safe, meaning that they neither affect the number of computed solutions nor do they decrease the quality of results. Our experimental results show that the discussed optimization strategies call make the rectification procedure 2 to 16 times faster than the unoptimized algorithm.
引用
收藏
页码:465 / 472
页数:8
相关论文
共 50 条
  • [11] Can automatic design error correction be applied to large circuits?
    Hoffmann, DW
    Kropf, T
    PROCEEDINGS OF THE 26TH EUROMICRO CONFERENCE, VOLS I AND II, 2000, : 114 - 121
  • [12] Digital System Design for Quantum Error Correction Codes
    Khalifa, Othman O.
    Sharif, Nur Amirah bt
    Saeed, Rashid A.
    Abdel-Khalek, S.
    Alharbi, Abdulaziz N.
    Alkathiri, Ali A.
    CONTRAST MEDIA & MOLECULAR IMAGING, 2021, 2021
  • [13] Towards the automatic design of more efficient digital circuits
    Vassilev, VK
    Job, D
    Miller, JF
    SECOND NASA/DOD WORKSHOP ON EVOLVABLE HARDWARE, PROCEEDINGS, 2000, : 151 - 160
  • [14] AN EFFICIENT ERROR-CORRECTION CODE FOR DIGITAL AUDIO RECORDERS
    COX, JR
    STAHL, SB
    JOURNAL OF THE AUDIO ENGINEERING SOCIETY, 1983, 31 (12): : 956 - 956
  • [15] Diagnosis and correction of multiple logic design errors in digital circuits
    Chung, PY
    Hajj, IN
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1997, 5 (02) : 233 - 237
  • [16] Method for automatic design error location and correction in combinational logic circuits
    TIMA Lab, Grenoble, France
    J Electron Test Theory Appl JETTA, 2 (113-127):
  • [17] A method for automatic design error location and correction in combinational logic circuits
    Wahba, AM
    Borrione, D
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1996, 8 (02): : 113 - 127
  • [18] Hardware-efficient autonomous error correction with linear couplers in superconducting circuits
    Li, Ziqian
    Roy, Tanay
    Perez, David Rodriguez
    Schuster, David I.
    Kapit, Eliot
    PHYSICAL REVIEW RESEARCH, 2024, 6 (01):
  • [19] Hardware-Efficient and Fully Autonomous Quantum Error Correction in Superconducting Circuits
    Kapit, Eliot
    PHYSICAL REVIEW LETTERS, 2016, 116 (15)
  • [20] Design error diagnosis in digital circuits with stuck-at fault model
    Jutman, A
    Ubar, R
    MICROELECTRONICS RELIABILITY, 2000, 40 (02) : 307 - 320