Full 300 mm Electrical Characterization of 3D Integration Using High Aspect Ratio (10:1) Mid-Process Through Silicon Vias

被引:0
|
作者
Gaillard, F. [1 ]
Mourier, T. [1 ]
Religieux, L. [3 ]
Bouchu, D. [1 ]
Ribiere, C. [1 ]
Minoret, S. [1 ]
Gottardi, M. [1 ]
Romero, G. [2 ]
Mevellec, V. [3 ]
Aumont, C. [2 ]
机构
[1] CEA Leti, Minatec Campus,17 Rue Martyrs, F-38054 Grenoble 09, France
[2] STMicroelectronics, F-38926 Crolles, France
[3] Aveni, F-91300 Massy, France
关键词
DIFFUSION;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, WC present an innovative solution to successfully metallize Through Silicon Vias (TSV) with High Aspect Ratio (10:1). These structures represent a key element in the 3D mid-process integration approach. The metallization consists in depositing, respectively, a diffusion barrier and a seed layer, using two different conformal deposition techniques. The technique used for the barrier material is based on a MOCVD TiN process while the second one involves a copper electrografting method. An additional copper Physical Vapor Deposition (PVD) layer is temporarily deposited to fulfill the requested properties and finalize a viable TSV integration on double sided 300mm design architecture. Further electrical characterizations of Kelvin TSVs and daisy chains are obtained. On a first hand. a 33mOhm resistance value is measured for a single 10x100 mu m via structure. This measurement is consistent with the theoretical value expected for this particular TSV design. On a second hand, contact continuity of up to 754 via chain structures validates the potential viability of this integration architecture for 3D device manufacturing.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] RF characterization and modelling of high density Through Silicon Vias for 3D chip stacking
    Cadix, L.
    Bermond, C.
    Fuchs, C.
    Farcy, A.
    Leduc, P.
    DiCioccio, L.
    Assous, M.
    Rousseau, M.
    Lorut, F.
    Chapelon, L. L.
    Flechet, B.
    Sillon, N.
    Ancey, P.
    MICROELECTRONIC ENGINEERING, 2010, 87 (03) : 491 - 495
  • [32] Factors affecting copper filling process within high aspect ratio deep vias for 3D chip stacking
    Kim, Bioh
    Sharbono, Charles
    Ritzdorf, Tom
    Schmauch, Dan
    56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 838 - +
  • [33] Numerical study of electromagnetic properties of the 3D through silicon via with high aspect ratio
    Chen, Song-En
    Wang, Chih-Chung
    Hsu, Hung-Wei
    Wu, Yen-Ting
    Li, Jia-Han
    METROLOGY, INSPECTION, AND PROCESS CONTROL XXXVII, 2023, 12496
  • [34] Process Development and Optimization for 3 μm High Aspect Ratio Via-Middle Through-Silicon Vias at Wafer Level
    Zhang, Dingyou
    Smith, Daniel
    Kumarapuram, Gopal
    Giridharan, Rudy
    Kakita, Shinichiro
    Rabie, Mohamed A.
    Feng, Peijie
    Edmundson, Holly
    England, Luke
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2015, 28 (04) : 454 - 460
  • [35] 3D Integration of CMOS and MEMS using Mechanically Flexible Interconnects (MFI) and Through Silicon Vias (TSV)
    Yang, Hyung Suk
    Bakir, Muhannad S.
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 822 - 828
  • [36] Analysis of high aspect ratio Through Silicon Via (TSV) diffusion and stress impact profile during 3D advanced integration
    Djomeni, L.
    Mourier, T.
    Minoret, S.
    Fadloun, S.
    Barnes, J-P
    Rouchon, D.
    Burgess, S.
    Price, A.
    Vandroux, L.
    Mathiot, D.
    SILICON COMPATIBLE MATERIALS, PROCESSES, AND TECHNOLOGIES FOR ADVANCED INTEGRATED CIRCUITS AND EMERGING APPLICATIONS 4, 2014, 61 (03): : 219 - 226
  • [37] PROCESS DEVELOPMENT OF LOW RESISTIVE Ag-BASED THROUGH SILICON VIAS USING INKJET PRINTING TECHNIQUE FOR 3D MICROSYSTEM INTEGRATION
    Yang, Jia-Han
    Tsou, Kun-Lin
    Fu, Yu-Min
    Cheng, Yu-Ting
    Song, Yen-Fang
    2019 IEEE 32ND INTERNATIONAL CONFERENCE ON MICRO ELECTRO MECHANICAL SYSTEMS (MEMS), 2019, : 376 - 379
  • [38] Magnetically-enhanced capacitively-coupled plasma etching for 300 mm wafer-scale fabrication of Cu through-silicon-vias for 3D logic integration
    Teh, W. H.
    Caramto, R.
    Arkalgud, S.
    Saito, T.
    Maruyama, K.
    Maekawa, K.
    PROCEEDINGS OF THE 2009 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2009, : 53 - +
  • [39] Wafer-Level Wet Etching of High-Aspect-Ratio Through Silicon Vias (TSVs) with High Uniformity and Low Cost for Silicon Interposers with High-Density Interconnect of 3D Packaging
    Li, Liyi
    Wu, Jiali
    Wong, C. P.
    2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2015, : 1417 - 1422
  • [40] 3D system integration on 300 mm wafer level: High-aspect-ratio TSVs with ruthenium seed layer by thermal ALD and subsequent copper electroplating
    Kilige, Sebastian
    Bartusseck, Irene
    Junige, Marcel
    Neumann, Volker
    Reif, Johanna
    Wenzel, Christian
    Boettcher, Mathias
    Albert, Matthias
    Wolf, M. Juergen
    Bartha, Johann W.
    MICROELECTRONIC ENGINEERING, 2019, 205 : 20 - 25