Full 300 mm Electrical Characterization of 3D Integration Using High Aspect Ratio (10:1) Mid-Process Through Silicon Vias

被引:0
|
作者
Gaillard, F. [1 ]
Mourier, T. [1 ]
Religieux, L. [3 ]
Bouchu, D. [1 ]
Ribiere, C. [1 ]
Minoret, S. [1 ]
Gottardi, M. [1 ]
Romero, G. [2 ]
Mevellec, V. [3 ]
Aumont, C. [2 ]
机构
[1] CEA Leti, Minatec Campus,17 Rue Martyrs, F-38054 Grenoble 09, France
[2] STMicroelectronics, F-38926 Crolles, France
[3] Aveni, F-91300 Massy, France
关键词
DIFFUSION;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, WC present an innovative solution to successfully metallize Through Silicon Vias (TSV) with High Aspect Ratio (10:1). These structures represent a key element in the 3D mid-process integration approach. The metallization consists in depositing, respectively, a diffusion barrier and a seed layer, using two different conformal deposition techniques. The technique used for the barrier material is based on a MOCVD TiN process while the second one involves a copper electrografting method. An additional copper Physical Vapor Deposition (PVD) layer is temporarily deposited to fulfill the requested properties and finalize a viable TSV integration on double sided 300mm design architecture. Further electrical characterizations of Kelvin TSVs and daisy chains are obtained. On a first hand. a 33mOhm resistance value is measured for a single 10x100 mu m via structure. This measurement is consistent with the theoretical value expected for this particular TSV design. On a second hand, contact continuity of up to 754 via chain structures validates the potential viability of this integration architecture for 3D device manufacturing.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] A New Prewetting Process of Through Silicon Vias (TSV) Electroplating for 3D Integration
    Li, Cao
    Nie, Jun
    Zou, Jinglong
    Liu, Sheng
    Zheng, Huai
    Fei, Peng
    JOURNAL OF MICROELECTROMECHANICAL SYSTEMS, 2019, 28 (03) : 447 - 452
  • [22] Moving Boundary Simulation and Experimental Verification of High Aspect-Ratio Through-Silicon-Vias for 3-D Integration
    Song, Chongshen
    Wang, Zheyao
    Tan, Zhimin
    Liu, Litian
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2012, 2 (01): : 23 - 31
  • [23] 3D integration of pixel readout chips using Through-Silicon-Vias
    Diaz, Francisco Piernas
    Alozy, Jerome
    Al-Tawil, Sara
    Buytaert, Jan
    Campbell, Michael
    Fritzsch, Thomas
    Kloukinas, Kostas
    Kovacs, Mark Istvan
    Cudie, Xavier Llopart
    Pinto, Mateus Vicente Barreto
    Wyllie, Ken
    JOURNAL OF INSTRUMENTATION, 2025, 20 (01):
  • [24] RF Characterization and Analytical Modelling of Through Silicon Vias and Coplanar Waveguides for 3D Integration
    Lamy, Yann P. R.
    Jinesh, K. B.
    Roozeboom, Fred
    Gravesteijn, Dirk J.
    Besling, Wim F. A.
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2010, 33 (04): : 1072 - 1079
  • [25] Electrical Characterization Method to Study Barrier Integrity in 3D Through-Silicon Vias
    Li, Y. -L.
    Velenis, D.
    Kauerauf, T.
    Stucchi, M.
    Civale, Y.
    Redolfi, A.
    Croes, K.
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 304 - 308
  • [26] Electrical Investigation of Cu Pumping in Through-Silicon Vias for BEOL Reliability in 3D Integration
    Cheng, Chuan-An
    Sugie, Ryuichi
    Uchida, Tomoyuki
    Chen, Kou-Hua
    Chiu, Chi-Tsung
    Chen, Kuan-Neng
    2015 INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC 2015), 2015,
  • [27] Electrical Modeling and Characterization of Silicon-Core Coaxial Through-Silicon Vias in 3-D Integration
    Qian, Libo
    Xia, Yinshui
    He, Xitao
    Qian, Kefang
    Wang, Jian
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2018, 8 (08): : 1336 - 1343
  • [28] Oxide liner, barrier and seed layers, and Cu plating of blind through silicon vias (TSVs) on 300 mm wafers for 3D IC integration
    Wu, Chien-Ying
    Chen, Shang-Chun
    Tzeng, Pei-Jer
    Lau, John H.
    Hsu, Yi-Feng
    Chen, Jui-Chin
    Hsin, Yu-Chen
    Chen, Chien-Chou
    Shen, Shang-Hung
    Lin, Cha-Hsin
    Ku, Tzu-Kun
    Kao, Ming-Jer
    Journal of Microelectronics and Electronic Packaging, 2012, 9 (01): : 31 - 36
  • [29] System-in-package integration of passives using 3D through-silicon vias
    Roozeboom, F.
    Dekkers, W.
    Lamy, Y.
    Klootwijk, J. H.
    van Grunsven, E.
    Kim, H. -D.
    SOLID STATE TECHNOLOGY, 2008, 51 (05) : 38 - +
  • [30] Bottom-Up Cu Filling of High-Aspect-Ratio through-Diamond vias for 3D Integration in Thermal Management
    Zhao, Kechen
    Zhao, Jiwen
    Wei, Xiaoyun
    Guan, Xiaoyu
    Deng, Chaojun
    Dai, Bing
    Zhu, Jiaqi
    MICROMACHINES, 2023, 14 (02)