Full 300 mm Electrical Characterization of 3D Integration Using High Aspect Ratio (10:1) Mid-Process Through Silicon Vias

被引:0
|
作者
Gaillard, F. [1 ]
Mourier, T. [1 ]
Religieux, L. [3 ]
Bouchu, D. [1 ]
Ribiere, C. [1 ]
Minoret, S. [1 ]
Gottardi, M. [1 ]
Romero, G. [2 ]
Mevellec, V. [3 ]
Aumont, C. [2 ]
机构
[1] CEA Leti, Minatec Campus,17 Rue Martyrs, F-38054 Grenoble 09, France
[2] STMicroelectronics, F-38926 Crolles, France
[3] Aveni, F-91300 Massy, France
关键词
DIFFUSION;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, WC present an innovative solution to successfully metallize Through Silicon Vias (TSV) with High Aspect Ratio (10:1). These structures represent a key element in the 3D mid-process integration approach. The metallization consists in depositing, respectively, a diffusion barrier and a seed layer, using two different conformal deposition techniques. The technique used for the barrier material is based on a MOCVD TiN process while the second one involves a copper electrografting method. An additional copper Physical Vapor Deposition (PVD) layer is temporarily deposited to fulfill the requested properties and finalize a viable TSV integration on double sided 300mm design architecture. Further electrical characterizations of Kelvin TSVs and daisy chains are obtained. On a first hand. a 33mOhm resistance value is measured for a single 10x100 mu m via structure. This measurement is consistent with the theoretical value expected for this particular TSV design. On a second hand, contact continuity of up to 754 via chain structures validates the potential viability of this integration architecture for 3D device manufacturing.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Fabrication and Electrical Characterization of High Aspect Ratio Through-Silicon Vias with Polyimide Liner for 3D Integration
    Chen, Xuyan
    Chen, Zhiming
    Xiao, Lei
    Hao, Yigang
    Wang, Han
    Ding, Yingtao
    Zhang, Ziyue
    MICROMACHINES, 2022, 13 (07)
  • [2] High aspect ratio copper through-silicon-vias for 3D integration
    Song, Chongshen
    Wang, Zheyao
    Chen, Qianwen
    Cai, Jian
    Liu, Litian
    MICROELECTRONIC ENGINEERING, 2008, 85 (10) : 1952 - 1956
  • [3] Mid-Process Through Silicon Vias Technology using Tungsten Metallization: Process Optimazation and Electrical Results
    Pares, G.
    Minoret, S.
    Lugand, J. F.
    Huet, S.
    Lapras, V.
    Anciant, R.
    Henry, D.
    Sillon, N.
    Dunne, B.
    2009 11TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC 2009), 2009, : 772 - +
  • [4] High-aspect ratio through-silicon vias for the integration of microfluidic cooling with 3D microsystems
    Oh, Hanju
    Gu, Ja Myung
    Hong, Sang Jeen
    May, Gary S.
    Bakir, Muhannad S.
    MICROELECTRONIC ENGINEERING, 2015, 142 : 30 - 35
  • [5] Electrical Characterization of 3D Through-Silicon-Vias
    Liu, F.
    Gu, X.
    Jenkins, K. A.
    Cartier, E. A.
    Liu, Y.
    Song, P.
    Koester, S. J.
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1100 - 1105
  • [6] Advanced metallization processes integration as manufacturing worthy solutions for >10: 1 aspect ratio mid-process TSV
    Mourier, Thierry
    Gottardi, Mathilde
    Ribiere, Celine
    Romero, Gilles
    Minoret, Stephane
    Philip, Pierre-Emile
    2018 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE (IITC), 2018, : 141 - 143
  • [7] Polymer Liner Formation in High Aspect Ratio Through-Silicon-Vias for 3-D Integration
    Huang, Cui
    Chen, Qianwen
    Wang, Zheyao
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2013, 3 (07): : 1107 - 1113
  • [8] Optimization of Chemistry and Process Parameters for Void-Free Copper Electroplating of High Aspect Ratio Through-Silicon Vias for 3D Integration
    Malta, Dean
    Gregory, Christopher
    Temple, Dorota
    Wang, Chen
    Richardson, Thomas
    Zhang, Yun
    2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 1301 - +
  • [9] High Frequency Electrical Characterization of 3D Signal/Ground through Silicon Vias
    Adamshick, Steve
    Carroll, Robert
    Rao, Megha
    La Tulipe, Douglas
    Kruger, Seth
    Burke, John
    Liehr, Michael
    PROGRESS IN ELECTROMAGNETICS RESEARCH LETTERS, 2014, 47 : 71 - 75
  • [10] Experimental characterization of coaxial through silicon vias for 3D integration
    Adamshick, Stephen
    Coolbaugh, Douglas
    Liehr, Michael
    MICROELECTRONICS JOURNAL, 2015, 46 (05) : 377 - 382