Gate level multiple supply voltage assignment algorithm for power optimization under timing constraint

被引:25
|
作者
Chi, Jun Cheng [1 ]
Lee, Hung Hsie
Tsai, Sung Han
Chi, Mely Chen
机构
[1] Chung Yuan Christian Univ, Dept Elect Engn, Chungli 32023, Taiwan
[2] Chung Yuan Christian Univ, Dept Informat & Comp Engn, Chungli 32023, Taiwan
关键词
algorithms; low power; multiple voltages assignment; partition; power optimization; voltage scaling;
D O I
10.1109/TVLSI.2007.898650
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We propose a multiple supply voltage scaling algorithm for low power designs. The algorithm combines a greedy approach and an. iterative improvement optimization approach. In phase 1, it simultaneously scales down as many gates as possible to lower supply voltages. In phase 11, a multiple way partitioning algorithm is applied to further refine the supply voltage assignment of gates to reduce the total power consumption. During both phases, the timing correctness of the circuit is maintained. Level converters (LCs) are adjusted correctly according to the local connectivity of the different supply voltage driven gates. Experimental results show that the proposed algorithm can effectively convert the unused slack of gates into power savings. We use two of the ISPD2001 benchmarks and all of the ISCAS89 benchmarks as test cases. The 0.13-mu m CMOS TSMC library is used. On average, the proposed algorithm improves the power consumption of the original design by 42.5% with a 10.6% overhead in the number of LCs. Our study shows that the key factor in achieving power saving is including the most comportable supply voltage in the scaling process.
引用
收藏
页码:637 / 648
页数:12
相关论文
共 39 条
  • [21] Scheduling and optimal voltage selection with multiple supply voltages under resource constraints
    Wang, Ling
    Jiang, Yingtao
    Selvaraj, Henry
    INTEGRATION-THE VLSI JOURNAL, 2007, 40 (02) : 174 - 182
  • [22] Scheduling and optimal voltage selection with multiple supply voltages under resource constraints
    Wang, L
    Jiang, YT
    Selvaraj, H
    VLSI'03: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON VLSI, 2003, : 272 - 278
  • [23] A fast and low-power level shifter for multi-supply voltage designs
    Yin, Jialu
    Yuan, Jia
    You, Heng
    Wang, Peng
    Qiao, Shushan
    IEICE ELECTRONICS EXPRESS, 2020, 17 (17):
  • [24] Cell-based layout techniques supporting gate-level voltage scaling for low power
    Yeh, CW
    Kang, YS
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2001, 9 (06) : 983 - 986
  • [25] Cell-based layout techniques supporting gate-level voltage scaling for low power
    Yeh, CW
    Kang, YS
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2000, 8 (05) : 629 - 633
  • [26] An optimization-based multiple-voltage scaling technique for low-power CMOS digital design
    Yeh, YJ
    Kuo, SY
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2002, 11 (04) : 365 - 375
  • [27] High level synthesis with multiple supply voltages for energy and combined peak power minimization
    Zhao, Zhen
    Bian, Jinian
    Liu, Zhipeng
    Wang, Yunfeng
    Zhao, Kang
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 864 - +
  • [28] Level Up/Down Converter with Single Power-Supply Voltage for Multi-VDD Systems
    An, Ji Yeon
    Park, Hyoun Soo
    Kim, Young Hwan
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2010, 10 (01) : 55 - 60
  • [29] FinFET Logic Circuit Optimization with Different FinFET Styles: Lower Power Possible at Higher Supply Voltage
    Chaudhuri, Sourindra
    Jha, Niraj K.
    2014 27TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2014 13TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2014), 2014, : 476 - 482
  • [30] A High-Speed and Power-Efficient Voltage Level Shifter for Dual-Supply Applications
    Hosseini, Seyed Rasool
    Saberi, Mehdi
    Lotfi, Reza
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (03) : 1154 - 1158