共 50 条
[41]
An Ultra Low Power Fully Synthesizable Digital Phase and Frequency Detector for ADPLL Applications in 55 nm CMOS Technology
[J].
2017 13TH INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGIES (ICET 2017),
2017,
[42]
A novel Time-To-Digital converter with 150 ps time resolution and 2.5 ns pulse-pair resolution
[J].
ICM 2002: 14TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS,
2002,
:123-126
[46]
A High-Throughput Vernier Time-to-Digital Converter on FPGAs with Improved Resolution Using a Bi-Time Interpolation Scheme
[J].
APPLIED SCIENCES-BASEL,
2022, 12 (15)
[47]
Time-to-digital converter with vernier delay mismatch compensation for high resolution on-die clock jitter measurement
[J].
2008 IEEE SYMPOSIUM ON VLSI CIRCUITS,
2008,
:129-130
[48]
Time-to-digital converter with vernier delay mismatch compensation for high resolution on-die clock jitter measurement
[J].
2008 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS,
2008,
:166-167
[50]
Influence of Operating Conditions on Functional Properties of High Resolution Analog to Digital Converter
[J].
RECENT ADVANCES IN AUTOMATION, ROBOTICS AND MEASURING TECHNIQUES,
2014, 267
:697-711