A Low Power High Resolution Time to Digital Converter for ADPLL Application

被引:0
作者
Molaei, Hasan [1 ]
Hajsadeghi, Khosrow [1 ]
机构
[1] Sharif Univ Technol, Dept Elect Engn, Tehran, Iran
来源
2016 IEEE 59TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS) | 2016年
关键词
time-to-digital converter; ADPLL; time amplifier; high resolution;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A new nonlinear Time to Digital Converter (TDC) based on time difference amplification is the proposed. A new gain compensation method is presented to expand the DR of conventional x2 Time Amplifiers (TAs). Instead of conventional gain compensation approach based on changing strength of current sources, the proposed technique uses current difference which results more stable gain over wider DR. In order to avoid two different paths of the stages, a sign bit detection part is the proposed at the front of the TDC to allow using one path of stages for both positive and negative input time differences. As a result, the most advantages of the proposed TDC are its high resolution, wide DR, and low power consumption. The post-layout simulations of the proposed TDC are done by Cadence Spectre using TSMC 0.18um COMS technology. DR of the x2 TA is expanded to 200ps only with 6% gain error. Resolution and DR of the TDC are 0.7ps and 630ps, respectively. Power consumption at 50Msps throughput and 1.2V supply voltage is 520uW.
引用
收藏
页码:667 / 670
页数:4
相关论文
共 50 条
[41]   An Ultra Low Power Fully Synthesizable Digital Phase and Frequency Detector for ADPLL Applications in 55 nm CMOS Technology [J].
Ali, Imran ;
Oh, Seong-Jin ;
Abbasizadeh, Hamed ;
Rikan, Behnam Samadpoor ;
Rehman, Muhammad Riaz Ur ;
Lee, Dong-Soo ;
Lee, Kang-Yoon .
2017 13TH INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGIES (ICET 2017), 2017,
[42]   A novel Time-To-Digital converter with 150 ps time resolution and 2.5 ns pulse-pair resolution [J].
Andaloussi, MS ;
Boukadoum, M ;
Aboulhamid, EM .
ICM 2002: 14TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2002, :123-126
[43]   A high resolution and high linearity 45 nm CMOS fully digital voltage sensor for low power applications [J].
Ryu, Myunghwan ;
Kim, Youngmin .
IEICE ELECTRONICS EXPRESS, 2013, 10 (13)
[44]   Ultra-low power digital front-end for single lead ECG acquisition integrated with a time-to-digital converter [J].
Mishra, Biswajit ;
Thakkar, Sanket ;
Jain, Nupur .
IET COMPUTERS AND DIGITAL TECHNIQUES, 2019, 13 (06) :453-460
[45]   High Resolution Digital Pulse Width Modulation Design for Digital DC-DC Converter [J].
Zhang Zhang ;
Cui Minghui ;
Li Bin ;
Cheng Xin ;
Xie Guangjun .
JOURNAL OF ELECTRONICS & INFORMATION TECHNOLOGY, 2020, 42 (11) :2819-2826
[46]   A High-Throughput Vernier Time-to-Digital Converter on FPGAs with Improved Resolution Using a Bi-Time Interpolation Scheme [J].
Xu, Guangbo ;
Zha, Bingting ;
Xia, Tuanjie ;
Zheng, Zhen ;
Zhang, He .
APPLIED SCIENCES-BASEL, 2022, 12 (15)
[47]   Time-to-digital converter with vernier delay mismatch compensation for high resolution on-die clock jitter measurement [J].
Hashimoto, Tetsutaro ;
Yamazaki, Hirotaka ;
Muramatsu, Atsushi ;
Sato, Tomio ;
Inoue, Atsuki .
2008 IEEE SYMPOSIUM ON VLSI CIRCUITS, 2008, :129-130
[48]   Time-to-digital converter with vernier delay mismatch compensation for high resolution on-die clock jitter measurement [J].
Hashimoto, Tetsutaro ;
Yamazaki, Hirotaka ;
Muramatsu, Atsushi ;
Sato, Tomio ;
Inoue, Atsuki .
2008 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2008, :166-167
[49]   A Low-Noise Wideband Digital Phase-Locked Loop Based on a Coarse-Fine Time-to-Digital Converter With Subpicosecond Resolution [J].
Lee, Minjae ;
Heidari, Mohammad E. ;
Abidi, Asad A. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (10) :2808-2816
[50]   Influence of Operating Conditions on Functional Properties of High Resolution Analog to Digital Converter [J].
Trzcinka, Krzysztof ;
Szewczyk, Roman ;
Ginko, Oskar .
RECENT ADVANCES IN AUTOMATION, ROBOTICS AND MEASURING TECHNIQUES, 2014, 267 :697-711