A Low Power High Resolution Time to Digital Converter for ADPLL Application

被引:0
作者
Molaei, Hasan [1 ]
Hajsadeghi, Khosrow [1 ]
机构
[1] Sharif Univ Technol, Dept Elect Engn, Tehran, Iran
来源
2016 IEEE 59TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS) | 2016年
关键词
time-to-digital converter; ADPLL; time amplifier; high resolution;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A new nonlinear Time to Digital Converter (TDC) based on time difference amplification is the proposed. A new gain compensation method is presented to expand the DR of conventional x2 Time Amplifiers (TAs). Instead of conventional gain compensation approach based on changing strength of current sources, the proposed technique uses current difference which results more stable gain over wider DR. In order to avoid two different paths of the stages, a sign bit detection part is the proposed at the front of the TDC to allow using one path of stages for both positive and negative input time differences. As a result, the most advantages of the proposed TDC are its high resolution, wide DR, and low power consumption. The post-layout simulations of the proposed TDC are done by Cadence Spectre using TSMC 0.18um COMS technology. DR of the x2 TA is expanded to 200ps only with 6% gain error. Resolution and DR of the TDC are 0.7ps and 630ps, respectively. Power consumption at 50Msps throughput and 1.2V supply voltage is 520uW.
引用
收藏
页码:667 / 670
页数:4
相关论文
共 50 条
  • [31] Impact of Radiation-Induced Single-Event Transients on High Resolution Time to Digital Converter
    Balaji, S.
    Ramasamy, S.
    [J]. 2015 15TH EUROPEAN CONFERENCE ON RADIATION AND ITS EFFECTS ON COMPONENTS AND SYSTEMS (RADECS), 2015,
  • [32] A 12-bit branching time-to-digital converter with power saving features and digital based resolution tuning for PVT variations
    Jian Sen Teh
    Liter Siek
    [J]. Analog Integrated Circuits and Signal Processing, 2020, 105 : 57 - 71
  • [33] A 12-bit branching time-to-digital converter with power saving features and digital based resolution tuning for PVT variations
    Teh, Jian Sen
    Siek, Liter
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 105 (01) : 57 - 71
  • [34] Design of Power Efficient All Digital Phase Locked Loop (ADPLL)
    Tripathi, Nitesh
    Pradhan, Sambhu Nath
    [J]. PROCEEDINGS OF THE 2016 IEEE INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, SIGNAL PROCESSING AND NETWORKING (WISPNET), 2016, : 778 - 782
  • [35] A Low Power 10-bit Time-to-Digital Converter Utilizing Vernier Delay Lines
    Chen, Wei
    Papavassiliou, Christos
    [J]. UKSIM-AMSS 15TH INTERNATIONAL CONFERENCE ON COMPUTER MODELLING AND SIMULATION (UKSIM 2013), 2013, : 774 - 779
  • [36] An Integrated Digital CMOS Time-to-Digital Converter with Sub-Gate-Delay Resolution
    Antti Ma¨ntyniemi
    Timo Rahkonen
    Juha Kostamovaara
    [J]. Analog Integrated Circuits and Signal Processing, 2000, 22 : 61 - 70
  • [37] An integrated digital CMOS time-to-digital converter with sub-gate-delay resolution
    Mäntyniemi, A
    Rahkonen, T
    Kostamovaara, J
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2000, 22 (01) : 61 - 70
  • [38] HIGH-RESOLUTION TIME TO DIGITAL CONVERTER IN 0.13 μM CMOS PROCESS FOR RFID PHASE LOCKED LOOP
    Badal, Md T., I
    Alam, Md J.
    Reaz, Mamun B., I
    Bhuiyan, Mohammad A. S.
    Jahan, Nahid A.
    [J]. JOURNAL OF ENGINEERING SCIENCE AND TECHNOLOGY, 2019, 14 (04): : 1776 - 1788
  • [39] A Wide-Range, High-Resolution Time to Digital Converter Using a Three-Level Structure
    Jiang, Mei
    He, Yanzhe
    [J]. 2017 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2017,
  • [40] A High-Resolution Two-Step Time-to-Digital Conversion in 40 nm CMOS
    Chen, Xiao Yun
    Tang, Lu
    Shen, Xuan
    [J]. 2021 THE 6TH INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM 2021), 2021, : 189 - 192