共 50 条
- [31] Impact of Radiation-Induced Single-Event Transients on High Resolution Time to Digital Converter [J]. 2015 15TH EUROPEAN CONFERENCE ON RADIATION AND ITS EFFECTS ON COMPONENTS AND SYSTEMS (RADECS), 2015,
- [32] A 12-bit branching time-to-digital converter with power saving features and digital based resolution tuning for PVT variations [J]. Analog Integrated Circuits and Signal Processing, 2020, 105 : 57 - 71
- [34] Design of Power Efficient All Digital Phase Locked Loop (ADPLL) [J]. PROCEEDINGS OF THE 2016 IEEE INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, SIGNAL PROCESSING AND NETWORKING (WISPNET), 2016, : 778 - 782
- [35] A Low Power 10-bit Time-to-Digital Converter Utilizing Vernier Delay Lines [J]. UKSIM-AMSS 15TH INTERNATIONAL CONFERENCE ON COMPUTER MODELLING AND SIMULATION (UKSIM 2013), 2013, : 774 - 779
- [36] An Integrated Digital CMOS Time-to-Digital Converter with Sub-Gate-Delay Resolution [J]. Analog Integrated Circuits and Signal Processing, 2000, 22 : 61 - 70
- [38] HIGH-RESOLUTION TIME TO DIGITAL CONVERTER IN 0.13 μM CMOS PROCESS FOR RFID PHASE LOCKED LOOP [J]. JOURNAL OF ENGINEERING SCIENCE AND TECHNOLOGY, 2019, 14 (04): : 1776 - 1788
- [39] A Wide-Range, High-Resolution Time to Digital Converter Using a Three-Level Structure [J]. 2017 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2017,
- [40] A High-Resolution Two-Step Time-to-Digital Conversion in 40 nm CMOS [J]. 2021 THE 6TH INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM 2021), 2021, : 189 - 192