A Low Power High Resolution Time to Digital Converter for ADPLL Application

被引:0
|
作者
Molaei, Hasan [1 ]
Hajsadeghi, Khosrow [1 ]
机构
[1] Sharif Univ Technol, Dept Elect Engn, Tehran, Iran
来源
2016 IEEE 59TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS) | 2016年
关键词
time-to-digital converter; ADPLL; time amplifier; high resolution;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A new nonlinear Time to Digital Converter (TDC) based on time difference amplification is the proposed. A new gain compensation method is presented to expand the DR of conventional x2 Time Amplifiers (TAs). Instead of conventional gain compensation approach based on changing strength of current sources, the proposed technique uses current difference which results more stable gain over wider DR. In order to avoid two different paths of the stages, a sign bit detection part is the proposed at the front of the TDC to allow using one path of stages for both positive and negative input time differences. As a result, the most advantages of the proposed TDC are its high resolution, wide DR, and low power consumption. The post-layout simulations of the proposed TDC are done by Cadence Spectre using TSMC 0.18um COMS technology. DR of the x2 TA is expanded to 200ps only with 6% gain error. Resolution and DR of the TDC are 0.7ps and 630ps, respectively. Power consumption at 50Msps throughput and 1.2V supply voltage is 520uW.
引用
收藏
页码:667 / 670
页数:4
相关论文
共 50 条
  • [1] A high resolution highly linear low spur fractional time-to-digital converter (FTDC) for ADPLL
    Tamaddon, Mohsen
    Nabavi, Abdolreza
    IEICE ELECTRONICS EXPRESS, 2011, 8 (06): : 311 - 317
  • [2] A Digital to Time Converter with Fully Digital Calibration Scheme for Ultra-Low Power ADPLL in 40 nm CMOS
    Wang, Bindi
    Liu, Yao-Hong
    Harper, Pieter
    van den Heuvel, Johan
    Liu, Bo
    Gao, Hao
    Staszewski, Robert Bogdan
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2289 - 2292
  • [3] High Resolution High Power Low Frequency Digital-to-analog Converter
    Puidokas, V.
    Marcinkevicius, A. J.
    MECHATRONIC SYSTEMS AND MATERIALS: MECHATRONIC SYSTEMS AND ROBOTICS, 2010, 164 : 133 - 138
  • [4] A 4-bit 2ps Resolution Time-to-Digital Converter Utilizing Multi-Path Delay Line for ADPLL
    Hassan, Omar H.
    Rashed, Kareem R.
    Hussien, Faisal A.
    Aboudina, Mohamed M.
    31ST INTERNATIONAL CONFERENCE ON MICROELECTRONICS (IEEE ICM 2019), 2019, : 210 - 213
  • [5] Design and Implementation of a Low Power Time-to-Digital Converter for Pixel Application
    Pass, Mohammad Hassan
    Sayedi, Sayed Masoud
    Mehr, Seyed Amir Reza Ahmadi
    2022 IRANIAN INTERNATIONAL CONFERENCE ON MICROELECTRONICS, IICM, 2022, : 94 - 97
  • [6] A High Resolution Displacement Measurement System Based on Time-to-Digital Converter
    Li, Cunlong
    Chen, Weimin
    Zhang, Peng
    Zheng, Daqing
    Chen, Shiyong
    Yan, Rong
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2014, 24 (12) : 902 - 904
  • [7] High⁃Resolution Time⁃to⁃Digital Converter for Multichannel Photon⁃ Arrival⁃Time Measurements
    Ge, Wenbo
    Guo, Yanqiang
    Lin, Fading
    Cui, Xinxuan
    Guo, Xiaomin
    CHINESE JOURNAL OF LASERS-ZHONGGUO JIGUANG, 2025, 52 (02):
  • [8] A Low Power TDC with 0.5ps Resolution for ADPLL in 40nm CMOS
    Liu, Xusong
    Ma, Lei
    Xiang, Junhui
    Yan, Na
    Xie, Haolv
    Cai, Xiaowei
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [9] All Digital Time-to-Digital Converter with High Resolution and Wide Detect Range
    Huang, Hong-Yi
    Hung, Wei-Chung
    Cheng, Hui-Wen
    Lu, Ching-Hsing
    ENGINEERING LETTERS, 2011, 19 (03) : 261 - 264
  • [10] High speed, high resolution and low power approaches for SAR A/D converter
    Tong, Xingyuan
    Yang, Yintang
    Zhu, Zhangming
    Xiao, Yan
    Chen, Jianming
    2009 5TH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND MOBILE COMPUTING, VOLS 1-8, 2009, : 2489 - +