共 50 条
- [1] A high resolution highly linear low spur fractional time-to-digital converter (FTDC) for ADPLL IEICE ELECTRONICS EXPRESS, 2011, 8 (06): : 311 - 317
- [2] A Digital to Time Converter with Fully Digital Calibration Scheme for Ultra-Low Power ADPLL in 40 nm CMOS 2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2289 - 2292
- [3] High Resolution High Power Low Frequency Digital-to-analog Converter MECHATRONIC SYSTEMS AND MATERIALS: MECHATRONIC SYSTEMS AND ROBOTICS, 2010, 164 : 133 - 138
- [4] A 4-bit 2ps Resolution Time-to-Digital Converter Utilizing Multi-Path Delay Line for ADPLL 31ST INTERNATIONAL CONFERENCE ON MICROELECTRONICS (IEEE ICM 2019), 2019, : 210 - 213
- [5] Design and Implementation of a Low Power Time-to-Digital Converter for Pixel Application 2022 IRANIAN INTERNATIONAL CONFERENCE ON MICROELECTRONICS, IICM, 2022, : 94 - 97
- [7] High⁃Resolution Time⁃to⁃Digital Converter for Multichannel Photon⁃ Arrival⁃Time Measurements CHINESE JOURNAL OF LASERS-ZHONGGUO JIGUANG, 2025, 52 (02):
- [8] A Low Power TDC with 0.5ps Resolution for ADPLL in 40nm CMOS PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
- [10] High speed, high resolution and low power approaches for SAR A/D converter 2009 5TH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND MOBILE COMPUTING, VOLS 1-8, 2009, : 2489 - +