A Low Power High Resolution Time to Digital Converter for ADPLL Application

被引:0
作者
Molaei, Hasan [1 ]
Hajsadeghi, Khosrow [1 ]
机构
[1] Sharif Univ Technol, Dept Elect Engn, Tehran, Iran
来源
2016 IEEE 59TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS) | 2016年
关键词
time-to-digital converter; ADPLL; time amplifier; high resolution;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A new nonlinear Time to Digital Converter (TDC) based on time difference amplification is the proposed. A new gain compensation method is presented to expand the DR of conventional x2 Time Amplifiers (TAs). Instead of conventional gain compensation approach based on changing strength of current sources, the proposed technique uses current difference which results more stable gain over wider DR. In order to avoid two different paths of the stages, a sign bit detection part is the proposed at the front of the TDC to allow using one path of stages for both positive and negative input time differences. As a result, the most advantages of the proposed TDC are its high resolution, wide DR, and low power consumption. The post-layout simulations of the proposed TDC are done by Cadence Spectre using TSMC 0.18um COMS technology. DR of the x2 TA is expanded to 200ps only with 6% gain error. Resolution and DR of the TDC are 0.7ps and 630ps, respectively. Power consumption at 50Msps throughput and 1.2V supply voltage is 520uW.
引用
收藏
页码:667 / 670
页数:4
相关论文
共 18 条
[1]   Time difference amplifier [J].
Abas, AM ;
Bystrov, A ;
Kinniment, DJ ;
Maevsky, OV ;
Russell, G ;
Yakovlev, AV .
ELECTRONICS LETTERS, 2002, 38 (23) :1437-1438
[2]  
Dehlaghi B., 2011, ELECT LETT, V47
[3]  
Henzler Stephan, 2008, 2008 IEEE International Solid-State Circuits Conference - Digest of Technical Papers, P548, DOI 10.1109/ISSCC.2008.4523300
[4]  
Kwon H.J., 2011, IEEE AS SOL STAT CIR
[5]  
Lee M., 2008, IEEE JSSCC, V43
[6]  
Lee M. at al, 2013, IEEE JSSC, V48
[7]  
Lee S. K., 2010, IEEE JSSC, V45
[8]  
Lin J., 2004, IEEE ISSCC, P488
[9]  
Lu P., 2011, IEEE JSSC, V47
[10]  
Molaei H, 2016, IEEE INT SYMP CIRC S, P462, DOI 10.1109/ISCAS.2016.7527277