Defect-tolerant Logic Mapping on Nanoscale Crossbar Architectures and Yield Analysis

被引:17
作者
Su, Yehua [1 ]
Rao, Wenjing [1 ]
机构
[1] Univ Illinois, ECE Dept, Chicago, IL 60607 USA
来源
IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE VLSI SYSTEMS, PROCEEDINGS | 2009年
关键词
D O I
10.1109/DFT.2009.16
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Crossbar architectures are promising in the emerging nanoelectronic environment. However, fabrication processes for nano-scale circuits introduce numerous defects. Logic mapping on these defective nanofabrics thus emerges as a fundamental challenge, We establish a mathematical model for the logic mapping problem, followed by a probabilistic analysis to gain yield information. Since the most challenging part of the problem is the exponential runtime in, searching for a solution, we examine the practical perspective of yield where a runtime limit is imposed. Yield improvement can be achieved through one of two ways: adding hardware redundancy by increasing crossbar size or allowing longer runtime. It turns out that correlations in the mapping solution space play an essential role on the complexity of the problem. Therefore, developing effective mechanisms to improve yield requires insights and analysis on. correlations in the solution space. The analysis provided in this paper reveals the following points. Even though yield can always be improved through increasing crossbar size, the improvement gained by increasing crossbar size has a theoretical upperbound when a runtime limit is imposed. Consequently, there exists an optimal size for a crossbar to improve yield effectively within a runtime limit. Last but not least, for large-sized logic functions, longer runtime can be invested to improve yield significantly.
引用
收藏
页码:322 / 330
页数:9
相关论文
共 16 条
  • [1] [Anonymous], P EM NAN TEST DEF TO
  • [2] [Anonymous], 1993 LGSYNTH BENCHM
  • [3] [Anonymous], P AS PAC COMP SYST A
  • [4] [Anonymous], P INT S FIELD PROGR
  • [5] [Anonymous], ACM J EMERGING TECHN
  • [6] [Anonymous], INT TECHN ROADM SEM
  • [7] Logic circuits with carbon nanotube transistors
    Bachtold, A
    Hadley, P
    Nakanishi, T
    Dekker, C
    [J]. SCIENCE, 2001, 294 (5545) : 1317 - 1320
  • [8] Butts M., 2002, INT C COMP AID DES, P443
  • [9] Defect tolerance in QCA-based PLAs
    Crocker, Michael
    Hu, X. Sharon
    Niemier, Michael
    [J]. 2008 IEEE INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES, 2008, : 46 - 53
  • [10] Functional nanoscale electronic devices assembled using silicon nanowire building blocks
    Cui, Y
    Lieber, CM
    [J]. SCIENCE, 2001, 291 (5505) : 851 - 853